linuxppc-dev.lists.ozlabs.org archive mirror
 help / color / mirror / Atom feed
* MPC8xx Low Power Mode question
@ 2002-08-15 18:50 Conn Clark
  0 siblings, 0 replies; only message in thread
From: Conn Clark @ 2002-08-15 18:50 UTC (permalink / raw)
  To: May Ling List


Hi All,


	I have a few questions on Low Power Modes on the MPC850/860/8xx.
My User Manual states the to switch to Normal Low Mode (the one that just
reduces core clock speed) the folowing must be true.

1.  The MSR register's POW bit must be set.
2.  The PLPRCR register's CSRC bit must be set.
3.  The PLPRCR register's TMIST bit must be cleared.

My User Manual states that when the SCCR register's PRQEN bit is set
that when an interrupt occurs that the process or will return to Normal
High Mode ( regualr fast core clock speed ).

	My first question is this, which of the 3 bits listed above
changes to accomplish this? The User Manual does not state this.

	The first person who answers this question correctly wins a case
of imaginary beer to drink with their imaginary friends.

Thanks

	Conn
--

*****************************************************************
  If you live at home long enough, your parents will move out.
 (Warning they may try to sell their house out from under you.)
*****************************************************************

Conn Clark
Engineering Stooge				clark@esteem.com
Electronic Systems Technology Inc.		www.esteem.com


** Sent via the linuxppc-embedded mail list. See http://lists.linuxppc.org/

^ permalink raw reply	[flat|nested] only message in thread

only message in thread, other threads:[~2002-08-15 18:50 UTC | newest]

Thread overview: (only message) (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2002-08-15 18:50 MPC8xx Low Power Mode question Conn Clark

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).