From: Andre Schwarz <andre.schwarz@matrix-vision.de>
To: Scott Wood <scottwood@freescale.com>
Cc: Mark Mason <mason@postdiluvian.org>, linuxppc-dev@lists.ozlabs.org
Subject: Re: MPC831x (and others?) NAND erase performance improvements
Date: Fri, 10 Dec 2010 09:47:10 +0100 [thread overview]
Message-ID: <4D01E90E.8070404@matrix-vision.de> (raw)
In-Reply-To: <20101208160531.393bedf1@udp111988uds.am.freescale.net>
Scott,
do you think this issue also applies to MPC8377 ?
I'm in the middle of a small redesign for series production and would
like not to miss a thing.
We have Nand, Nor and MRAM connected to LBC.
Since RFS is running from NAND and we use the MRAM as a non-volatile
SRAM I'd like to avoid being hit by this issue.
Any comments from your side ?
Regards,
André
> On Wed, 8 Dec 2010 22:26:59 +0100
> Joakim Tjernlund<joakim.tjernlund@transmode.se> wrote:
>
>> Scott Wood<scottwood@freescale.com> wrote on 2010/12/08 21:25:51:
>>> On Wed, 8 Dec 2010 21:11:08 +0100
>>> Joakim Tjernlund<joakim.tjernlund@transmode.se> wrote:
>>>
>>>> Scott Wood<scottwood@freescale.com> wrote on 2010/12/08 20:59:28:
>>>>> On Wed, 8 Dec 2010 20:57:03 +0100
>>>>> Joakim Tjernlund<joakim.tjernlund@transmode.se> wrote:
>>>>>
>>>>>> Can you think of any workaround such as not connecting the BUSY pin at all?
>>>>> Maybe connect the busy pin to a gpio?
>>>> Is BUSY required for sane operation or it an optimization?
>>> You could probably get away without it by inserting delays if you know
>>> the chip specs well enough.
>> Urgh, that does not feel like a good solution.
> No, but you asked if it could be done, and if it was just a
> performance issue. :-)
>
>>>> Is there any risk that the NAND device will drive the LB and corrupt
>>>> the bus for other devices?
>>> I think the only thing the NAND chip should be driving is the busy pin,
>> OK, good. What function is actually lost if one uses an GPIO instead of
>> BUSY?
> Not much, if you enable interrupts on the GPIO pin. The driver would
> have to be reworked a bit, of course.
>
>> You think Freescale could test and validate a GPIO solution? I don't
>> think we will be very happy to design our board around an unproven
>> workaround.
> Ask your sales/support contacts.
>
>> An even better workaround would be if one could add logic between the
>> NAND and the CPU which would compensate for this defect without needing
>> special SW fixes.
> The problem with that is when would you assert the chipselect again to
> check if it's done? Current SW depends on being able to tell the LBC
> to interrupt (or take other action) when busy goes away.
>
> I suppose you could poll with status reads, which could at least be
> preempted if you've got something higher priority to do with the LBC.
>
> -Scott
>
> _______________________________________________
> Linuxppc-dev mailing list
> Linuxppc-dev@lists.ozlabs.org
> https://lists.ozlabs.org/listinfo/linuxppc-dev
MATRIX VISION GmbH, Talstrasse 16, DE-71570 Oppenweiler
Registergericht: Amtsgericht Stuttgart, HRB 271090
Geschaeftsfuehrer: Gerhard Thullner, Werner Armingeon, Uwe Furtner
next prev parent reply other threads:[~2010-12-10 8:52 UTC|newest]
Thread overview: 32+ messages / expand[flat|nested] mbox.gz Atom feed top
2010-12-07 3:15 MPC831x (and others?) NAND erase performance improvements Mark Mason
2010-12-07 9:00 ` David Laight
2010-12-07 18:23 ` Mark Mason
2010-12-07 20:51 ` Scott Wood
2010-12-07 23:24 ` Mark Mason
2010-12-08 0:37 ` Scott Wood
2010-12-08 7:59 ` Joakim Tjernlund
2010-12-08 17:18 ` Scott Wood
2010-12-08 17:32 ` Joakim Tjernlund
2010-12-08 19:26 ` Mark Mason
2010-12-08 19:57 ` Joakim Tjernlund
2010-12-08 19:59 ` Scott Wood
2010-12-08 20:11 ` Joakim Tjernlund
2010-12-08 20:25 ` Scott Wood
2010-12-08 21:26 ` Joakim Tjernlund
2010-12-08 22:02 ` Mark Mason
2010-12-08 22:25 ` Scott Wood
2010-12-09 0:16 ` Joakim Tjernlund
2010-12-10 12:39 ` Joakim Tjernlund
2010-12-10 17:56 ` Scott Wood
2010-12-11 9:14 ` Joakim Tjernlund
2010-12-13 8:33 ` David Laight
2010-12-13 10:32 ` Joakim Tjernlund
2010-12-13 17:33 ` Scott Wood
2010-12-13 17:41 ` Joakim Tjernlund
2010-12-13 17:51 ` Scott Wood
2010-12-13 19:30 ` Joakim Tjernlund
2010-12-13 19:49 ` Scott Wood
2010-12-13 22:28 ` Joakim Tjernlund
2010-12-08 22:05 ` Scott Wood
2010-12-10 8:47 ` Andre Schwarz [this message]
2010-12-10 8:56 ` Joakim Tjernlund
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=4D01E90E.8070404@matrix-vision.de \
--to=andre.schwarz@matrix-vision.de \
--cc=linuxppc-dev@lists.ozlabs.org \
--cc=mason@postdiluvian.org \
--cc=scottwood@freescale.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).