From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752348AbcD3MeG (ORCPT ); Sat, 30 Apr 2016 08:34:06 -0400 Received: from mail.skyhub.de ([78.46.96.112]:40526 "EHLO mail.skyhub.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751225AbcD3MeB (ORCPT ); Sat, 30 Apr 2016 08:34:01 -0400 From: Borislav Petkov To: Ingo Molnar Cc: Tony Luck , LKML Subject: [PATCH 0/7] tip/ras/core: Second pile Date: Sat, 30 Apr 2016 14:33:50 +0200 Message-Id: <1462019637-16474-1-git-send-email-bp@alien8.de> X-Mailer: git-send-email 2.7.3 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Borislav Petkov Hi, this is the second pile of RAS stuff for 4.7. It is mostly AMD F17h enablement and some more work from Tony to divert flow from mcelog and into our new genpool facility. Please queue on tip/ras/core. Thanks. Aravind Gopalakrishnan (3): x86/mce: Log MCEs after a warm rest on AMD, fam 0x17 and later x86/mce: Grade uncorrected errors for SMCA-enabled systems x86/mce: Carve out writes to MCx_STATUS and MCx_CTL Tony Luck (1): x86/mce: Look in genpool instead of mcelog for pending error records Yazen Ghannam (3): x86/mce: Define vendor-specific MSR accessors x86/mce: Detect and use SMCA-specific msr_ops x86/mce: Detect local MCEs properly arch/x86/include/asm/mce.h | 15 +++ arch/x86/kernel/cpu/mcheck/mce-genpool.c | 46 +++++++++ arch/x86/kernel/cpu/mcheck/mce-internal.h | 15 +++ arch/x86/kernel/cpu/mcheck/mce-severity.c | 30 ++++++ arch/x86/kernel/cpu/mcheck/mce.c | 150 ++++++++++++++++++++++-------- arch/x86/kernel/cpu/mcheck/mce_amd.c | 10 +- 6 files changed, 220 insertions(+), 46 deletions(-) -- 2.7.3