From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753146AbcHOQcN (ORCPT ); Mon, 15 Aug 2016 12:32:13 -0400 Received: from host.buserror.net ([209.198.135.123]:44354 "EHLO host.buserror.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752590AbcHOQcM (ORCPT ); Mon, 15 Aug 2016 12:32:12 -0400 Message-ID: <1471278722.25630.268.camel@buserror.net> From: Scott Wood To: yuantian.tang@nxp.com, mturquette@baylibre.com Cc: linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, scott.wood@nxp.com Date: Mon, 15 Aug 2016 11:32:02 -0500 In-Reply-To: <1471246100-40713-1-git-send-email-yuantian.tang@nxp.com> References: <1471246100-40713-1-git-send-email-yuantian.tang@nxp.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.18.5.2-0ubuntu3 Mime-Version: 1.0 Content-Transfer-Encoding: 8bit X-SA-Exim-Connect-IP: 75.72.173.242 X-SA-Exim-Mail-From: oss@buserror.net X-Spam-Report: * -1.0 ALL_TRUSTED Passed through trusted hosts only via SMTP * -15 BAYES_00 BODY: Bayes spam probability is 0 to 1% * [score: 0.0000] Subject: Re: [PATCH] clk: qoriq: fix a register offset error X-SA-Exim-Version: 4.2.1 (built Mon, 26 Dec 2011 16:57:07 +0000) X-SA-Exim-Scanned: Yes (on host.buserror.net) Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, 2016-08-15 at 15:28 +0800, yuantian.tang@nxp.com wrote: > From: Tang Yuantian > > The offset of Core Cluster clock control/status register > on cluster group V3 version is different from others, and > should be plus 0x70000. > > Signed-off-by: Tang Yuantian > --- >  drivers/clk/clk-qoriq.c | 6 +++++- >  1 file changed, 5 insertions(+), 1 deletion(-) > > diff --git a/drivers/clk/clk-qoriq.c b/drivers/clk/clk-qoriq.c > index f4c455a..05e416c 100644 > --- a/drivers/clk/clk-qoriq.c > +++ b/drivers/clk/clk-qoriq.c > @@ -774,7 +774,11 @@ static struct clk * __init create_one_cmux(struct > clockgen *cg, int idx) >   if (!hwc) >   return NULL; >   > - hwc->reg = cg->regs + 0x20 * idx; > + if (cg->info.flags & CG_VER3) > + hwc->reg = cg->regs + 0x70000 + 0x20 * idx; > + else > + hwc->reg = cg->regs + 0x20 * idx; > + >   hwc->info = cg->info.cmux_groups[cg->info.cmux_to_group[idx]]; Reviewed-by: Scott Wood -Scott