From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752183AbbASQEk (ORCPT ); Mon, 19 Jan 2015 11:04:40 -0500 Received: from pegase1.c-s.fr ([93.17.236.30]:35450 "EHLO mailhub1.si.c-s.fr" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751895AbbASQEh (ORCPT ); Mon, 19 Jan 2015 11:04:37 -0500 From: Christophe Leroy To: Benjamin Herrenschmidt , Paul Mackerras , Michael Ellerman , scottwood@freescale.com CC: linux-kernel@vger.kernel.org, linuxppc-dev@lists.ozlabs.org, Joakim Tjernlund Subject: [PATCH v4 0/2] powerpc32: handle inverted _PAGE_RW bit outside of TLB handlers Message-Id: <20150119160435.8AF541A5E85@localhost.localdomain> Date: Mon, 19 Jan 2015 17:04:35 +0100 (CET) Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Some powerpc like the 8xx don't have a RW bit in PTE bits but a RO (Read Only) bit. This patch implements the handling of a _PAGE_RO flag to be used in place of _PAGE_RW Patchset: 1) powerpc32: adds handling of _PAGE_RO 2) powerpc/8xx: use _PAGE_RO instead of _PAGE_RW All changes have been successfully tested on MPC885 Signed-off-by: Christophe Leroy Tested-by: Christophe Leroy --- v2 is a complete rework compared to v1 v3 takes into account comments from Scott on v2 v4 simplified pte_update() arch/powerpc/include/asm/pgtable-ppc32.h | 12 +++++++----- arch/powerpc/include/asm/pgtable.h | 7 +++++-- arch/powerpc/include/asm/pte-8xx.h | 9 ++++----- arch/powerpc/include/asm/pte-common.h | 25 +++++++++++++++++-------- arch/powerpc/kernel/head_8xx.S | 3 --- arch/powerpc/mm/gup.c | 2 ++ arch/powerpc/mm/pgtable_32.c | 2 +- 7 files changed, 36 insertions(+), 24 deletions(-)