From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 69CC52E7198; Mon, 15 Dec 2025 08:53:58 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1765788840; cv=none; b=MNPd3Y6Fji/oEo0XzoAGn2nA9bQc+BtSdWgp9wW1f+4DWdfXjcbQ0uKxEAym7LXatDG+bKo/UvZtovxQ8x38C8iL8LhUXem0DgW+symmrP54uGATz4PUgRxAgu0Z7xY02CBjC1Y229H8nnekpOyNuwd6ynvMXiFobzSbPCFPpEc= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1765788840; c=relaxed/simple; bh=heh+k/1ODoaxXv2R5HPjXJm6oybJcbQZVD3EyshC35g=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=XT8RCVW8h+3Uz2vt0eSMBjk0fwzw28NamfJ7KbSXQZxV/zSKak0qD1++Qnmq81hyMQVcLwL1A/n3RcaSbkTALltx29bLxzm1C/xx0PLX5r2UpPOwD1OLS/9rjKMkt8+mIOwJhaPKYF4SHSBvhYqq5PJyxHibFpfg702k/UwB5i4= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=S6rwW/XG; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="S6rwW/XG" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1765788836; bh=heh+k/1ODoaxXv2R5HPjXJm6oybJcbQZVD3EyshC35g=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=S6rwW/XGUdXHW/A1FlTlsGb+BIzWlTIdpCTR4ldgkMY+Ih6iaWp0ybVBwmsUSId8Q +pclv8AD3riCvEQHsdKdMLGsqldibaluuPHNKdBAcyfzNtXba99JJfIdO2mV8gXxLZ WbVPeRA1OfXXG0kkYFJ1JiwOJls0qWTi3mEHyb37aX5iSV8Q2qU2cLYnokl57skbGo 8IspZRuqO7MH/JnPzCnw3FLnDSp3GgO/0OPlTHr3v2AlWxADyxM6/DGRjyqKoGtDtb IQZi/qBIphcDqAo6MpDizJPC0/ovKh+IVJQmH+0rIaS+vevzm/E/AGwxMiRdvCwgx1 nvAO2UmU1oUAQ== Received: from benjamin-XPS-13-9310.. (unknown [IPv6:2a01:e0a:120:3210:c17e:135b:5095:83a8]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: benjamin.gaignard) by bali.collaboradmins.com (Postfix) with ESMTPSA id 4179C17E13C3; Mon, 15 Dec 2025 09:53:56 +0100 (CET) From: Benjamin Gaignard To: joro@8bytes.org, will@kernel.org, robin.murphy@arm.com, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, heiko@sntech.de, nicolas.dufresne@collabora.com, p.zabel@pengutronix.de, mchehab@kernel.org Cc: iommu@lists.linux.dev, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-media@vger.kernel.org, kernel@collabora.com, Benjamin Gaignard , Conor Dooley Subject: [PATCH v10 2/7] dt-bindings: iommu: verisilicon: Add binding for VSI IOMMU Date: Mon, 15 Dec 2025 09:53:39 +0100 Message-ID: <20251215085349.10155-3-benjamin.gaignard@collabora.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20251215085349.10155-1-benjamin.gaignard@collabora.com> References: <20251215085349.10155-1-benjamin.gaignard@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Add a device tree binding for the Verisilicon (VSI) IOMMU. This IOMMU sits in front of hardware encoder and decoder blocks on SoCs using Verisilicon IP, such as the Rockchip RK3588. Signed-off-by: Benjamin Gaignard Reviewed-by: Conor Dooley --- .../bindings/iommu/verisilicon,iommu.yaml | 71 +++++++++++++++++++ 1 file changed, 71 insertions(+) create mode 100644 Documentation/devicetree/bindings/iommu/verisilicon,iommu.yaml diff --git a/Documentation/devicetree/bindings/iommu/verisilicon,iommu.yaml b/Documentation/devicetree/bindings/iommu/verisilicon,iommu.yaml new file mode 100644 index 000000000000..d3ce9e603b61 --- /dev/null +++ b/Documentation/devicetree/bindings/iommu/verisilicon,iommu.yaml @@ -0,0 +1,71 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/iommu/verisilicon,iommu.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Verisilicon IOMMU + +maintainers: + - Benjamin Gaignard + +description: |+ + A Versilicon iommu translates io virtual addresses to physical addresses for + its associated video decoder. + +properties: + compatible: + items: + - const: rockchip,rk3588-av1-iommu + - const: verisilicon,iommu-1.2 + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + clocks: + items: + - description: Core clock + - description: Interface clock + + clock-names: + items: + - const: core + - const: iface + + "#iommu-cells": + const: 0 + + power-domains: + maxItems: 1 + +required: + - compatible + - reg + - interrupts + - clocks + - clock-names + - "#iommu-cells" + +additionalProperties: false + +examples: + - | + #include + #include + + bus { + #address-cells = <2>; + #size-cells = <2>; + + iommu@fdca0000 { + compatible = "rockchip,rk3588-av1-iommu","verisilicon,iommu-1.2"; + reg = <0x0 0xfdca0000 0x0 0x600>; + interrupts = ; + clocks = <&cru ACLK_AV1>, <&cru PCLK_AV1>; + clock-names = "core", "iface"; + #iommu-cells = <0>; + }; + }; -- 2.43.0