From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from out30-99.freemail.mail.aliyun.com (out30-99.freemail.mail.aliyun.com [115.124.30.99]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 298CC1DA628 for ; Sat, 11 Apr 2026 02:22:31 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=115.124.30.99 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775874154; cv=none; b=CewTtQE39Hq1JbAi2KS5WaLh5DwY3d51xsi8SbIzGn8uMswyJASX2SC6GZCy/8QCywtJ1P4xHtXL5OGBIaBekdUZzCkMQoLD6DxvGeZDlf64+dXaYpchg8gGne7KEPiPO5psngUZimwvlMCp3tg4Kw2eGcNjPyVb2akcIVTBcJE= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775874154; c=relaxed/simple; bh=58v0fU3YrjbI+y/Hs5MKqEjkWZ+H5LPkDA7DPOBHNJc=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=P6tnMYFOsKfSEFTvT0MKwykWkR/u7d4ISNDltSXtEkrQ66JfwvrFOn/XlsAdQfShSbVaAndeJz8gTni3a35np2jSXPu+/9rp6AVPKCIMyYxGPExs5fB7Z26jDerPSWRfvd+UdT1AbPaMFCDkU8UYLQzORmPfb/Rbvfct+5IutWg= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linux.alibaba.com; spf=pass smtp.mailfrom=linux.alibaba.com; dkim=pass (1024-bit key) header.d=linux.alibaba.com header.i=@linux.alibaba.com header.b=s0iAoLjS; arc=none smtp.client-ip=115.124.30.99 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linux.alibaba.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linux.alibaba.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=linux.alibaba.com header.i=@linux.alibaba.com header.b="s0iAoLjS" DKIM-Signature:v=1; a=rsa-sha256; c=relaxed/relaxed; d=linux.alibaba.com; s=default; t=1775874150; h=From:To:Subject:Date:Message-Id:MIME-Version; bh=lRfbN+qFsMwF7HYtaTY+0ggUK9iXGO0XzHEDssk5rVo=; b=s0iAoLjS9NWy4Odjs1u5iUrUnklaxuoH7nQDPzJ80fOjkfYZP2UqDEVqNEpAf3rAOePPV80iiLPpRRnIm5XUN9sJCPcT3WfCvGHN1u+tFuVEdUOzSetR56y7FZs9HNTGwmCmow3AbSRWA5m5VR25MN/A6IiwadkHDOKrzT0D6Yw= X-Alimail-AntiSpam:AC=PASS;BC=-1|-1;BR=01201311R211e4;CH=green;DM=||false|;DS=||;FP=0|-1|-1|-1|0|-1|-1|-1;HT=maildocker-contentspam033045098064;MF=fangyu.yu@linux.alibaba.com;NM=1;PH=DS;RN=18;SR=0;TI=SMTPD_---0X0miYRm_1775874148; Received: from localhost.localdomain(mailfrom:fangyu.yu@linux.alibaba.com fp:SMTPD_---0X0miYRm_1775874148 cluster:ay36) by smtp.aliyun-inc.com; Sat, 11 Apr 2026 10:22:29 +0800 From: fangyu.yu@linux.alibaba.com To: joro@8bytes.org, will@kernel.org, robin.murphy@arm.com, pjw@kernel.org, palmer@dabbelt.com, aou@eecs.berkeley.edu, alex@ghiti.fr, tjeznach@rivosinc.com, jgg@ziepe.ca, kevin.tian@intel.com, baolu.lu@linux.intel.com, vasant.hegde@amd.com Cc: guoren@kernel.org, iommu@lists.linux.dev, kvm-riscv@lists.infradead.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, Fangyu Yu Subject: [PATCH 1/2] iommu/riscv: Advertise Svpbmt support to generic page table Date: Sat, 11 Apr 2026 10:22:22 +0800 Message-Id: <20260411022223.91029-2-fangyu.yu@linux.alibaba.com> X-Mailer: git-send-email 2.39.3 (Apple Git-146) In-Reply-To: <20260411022223.91029-1-fangyu.yu@linux.alibaba.com> References: <20260411022223.91029-1-fangyu.yu@linux.alibaba.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit From: Fangyu Yu The RISC-V IOMMU can optionally support Svpbmt page-based memory types in its page table format. When present,the generic page table code can use this capability to encode memory attributes (e.g. MMIO vs normal memory) in PTEs. Signed-off-by: Fangyu Yu --- drivers/iommu/riscv/iommu.c | 2 ++ include/linux/generic_pt/common.h | 1 + 2 files changed, 3 insertions(+) diff --git a/drivers/iommu/riscv/iommu.c b/drivers/iommu/riscv/iommu.c index c7d0342aa747..e53883935563 100644 --- a/drivers/iommu/riscv/iommu.c +++ b/drivers/iommu/riscv/iommu.c @@ -1194,6 +1194,8 @@ static struct iommu_domain *riscv_iommu_alloc_paging_domain(struct device *dev) cfg.common.features = BIT(PT_FEAT_SIGN_EXTEND) | BIT(PT_FEAT_FLUSH_RANGE) | BIT(PT_FEAT_RISCV_SVNAPOT_64K); + if (iommu->caps & RISCV_IOMMU_CAPABILITIES_SVPBMT) + cfg.common.features |= BIT(PT_FEAT_RISCV_SVPBMT); domain->riscvpt.iommu.nid = dev_to_node(iommu->dev); domain->domain.ops = &riscv_iommu_paging_domain_ops; diff --git a/include/linux/generic_pt/common.h b/include/linux/generic_pt/common.h index fc5d0b5edadc..dfadf8a5752a 100644 --- a/include/linux/generic_pt/common.h +++ b/include/linux/generic_pt/common.h @@ -188,6 +188,7 @@ enum { * Support the 64k contiguous page size following the Svnapot extension. */ PT_FEAT_RISCV_SVNAPOT_64K = PT_FEAT_FMT_START, + PT_FEAT_RISCV_SVPBMT, }; -- 2.50.1