* SMP 2.6.7 with ECS P6LX2-A dual Pentium-II board -> TSC skew?
@ 2004-06-28 13:42 Will S.
0 siblings, 0 replies; only message in thread
From: Will S. @ 2004-06-28 13:42 UTC (permalink / raw)
To: linux-kernel
I'm running Linux 2.6.7 on an ECS P6LX2-A motherboard, with a matched
pair of Pentium II-333MHz CPUs. It seems that with kernels 2.6.x that
the kernel detects a TSC skew of +- 6 usecs. Kernel 2.4.x shows the TSCs
as being matched. With a 2.6.x kernel running, all the timers go bonkers
every 15-60 seconds, and when they do, they count very fast or very slow
for around a second. This quickly leads to system clock skew, and causes
problems with many programs. With a 2.4.x kernel, the timers are perfect.
Any ideas on why this skew is being (mis)detected?
Some possibly relevant info:
from dmesg, kernel 2.6.7:
-------------------------------------------------------
Calibrating delay loop... 657.40 BogoMIPS
Dentry cache hash table entries: 65536 (order: 6, 262144 bytes)
Inode-cache hash table entries: 32768 (order: 5, 131072 bytes)
Mount-cache hash table entries: 512 (order: 0, 4096 bytes)
CPU: After generic identify, caps: 0183fbff 00000000 00000000 00000000
CPU: After vendor identify, caps: 0183fbff 00000000 00000000 00000000
CPU: L1 I cache: 16K, L1 D cache: 16K
CPU: L2 cache: 512K
CPU: After all inits, caps: 0183fbff 00000000 00000000 00000040
Intel machine check architecture supported.
Intel machine check reporting enabled on CPU#0.
Enabling fast FPU save and restore... done.
Checking 'hlt' instruction... OK.
CPU0: Intel Pentium II (Deschutes) stepping 01
per-CPU timeslice cutoff: 1462.08 usecs.
task migration cache decay timeout: 2 msecs.
enabled ExtINT on CPU#0
ESR value before enabling vector: 00000000
ESR value after enabling vector: 00000000
Booting processor 1/1 eip 2000
Initializing CPU#1
masked ExtINT on CPU#1
ESR value before enabling vector: 00000000
ESR value after enabling vector: 00000000
Calibrating delay loop... 657.40 BogoMIPS
CPU: After generic identify, caps: 0183fbff 00000000 00000000 00000000
CPU: After vendor identify, caps: 0183fbff 00000000 00000000 00000000
CPU: L1 I cache: 16K, L1 D cache: 16K
CPU: L2 cache: 512K
CPU: After all inits, caps: 0183fbff 00000000 00000000 00000040
Intel machine check architecture supported.
Intel machine check reporting enabled on CPU#1.
CPU1: Intel Pentium II (Deschutes) stepping 01
Total of 2 processors activated (1314.81 BogoMIPS).
[snip]
calibrating APIC timer ...
..... CPU clock speed is 334.0055 MHz.
..... host bus clock speed is 66.0811 MHz.
checking TSC synchronization across 2 CPUs:
BIOS BUG: CPU#0 improperly initialized, has -6 usecs TSC skew! FIXED.
BIOS BUG: CPU#1 improperly initialized, has 6 usecs TSC skew! FIXED.
-------------------------------------------------------
This board does have a buggy BIOS that doesn't seem to initialize the
second CPU, as the MTRR settings for CPU1 generate complaints. But if
2.4.x worked fine, why shouldn't 2.6.x also work fine? The CPUs are
perfectly matched - the steppings are identical. I see no reason for the
TSCs to be unsynced.
If you need any other info (kernel .config maybe?), just ask :-)
TIA.
-- Will S.
willgs00@cox.net
^ permalink raw reply [flat|nested] only message in thread
only message in thread, other threads:[~2004-06-30 20:48 UTC | newest]
Thread overview: (only message) (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2004-06-28 13:42 SMP 2.6.7 with ECS P6LX2-A dual Pentium-II board -> TSC skew? Will S.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox