From: Christopher Covington <cov@codeaurora.org>
To: Catalin Marinas <catalin.marinas@arm.com>
Cc: Jonathan Corbet <corbet@lwn.net>,
Marc Zyngier <marc.zyngier@arm.com>,
Will Deacon <will.deacon@arm.com>,
linux-doc@vger.kernel.org, linux-arm-kernel@lists.infradead.org,
Mark Rutland <mark.rutland@arm.com>,
linux-kernel@vger.kernel.org, shankerd@codeaurora.org,
timur@codeaurora.org, Jon Masters <jcm@redhat.com>,
Neil Leeder <nleeder@codeaurora.org>,
Mark Langsdorf <mlangsdo@redhat.com>,
Mark Salter <msalter@redhat.com>
Subject: Re: [PATCH v6] arm64: Work around Falkor erratum 1003
Date: Wed, 8 Feb 2017 15:09:00 -0500 [thread overview]
Message-ID: <e33075cc-ca0c-039b-4f5e-87a2d7c696ea@codeaurora.org> (raw)
In-Reply-To: <20170208163441.GC32756@e104818-lin.cambridge.arm.com>
On 02/08/2017 11:34 AM, Catalin Marinas wrote:
> On Tue, Feb 07, 2017 at 07:35:16PM -0500, Christopher Covington wrote:
>> --- a/arch/arm64/Kconfig
>> +++ b/arch/arm64/Kconfig
>> @@ -480,6 +480,18 @@ config CAVIUM_ERRATUM_27456
>>
>> If unsure, say Y.
>>
>> +config QCOM_FALKOR_ERRATUM_1003
>> + bool "Falkor E1003: Incorrect translation due to ASID change"
>> + default y
>> + select ARM64_PAN if ARM64_SW_TTBR0_PAN
>> + help
>> + On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
>> + and BADDR are changed together in TTBRx_EL1. The workaround for this
>> + issue is to use a reserved ASID in cpu_do_switch_mm() before
>> + switching to the new ASID.
>> +
>> + If unsure, say Y.
>
> It would be good to have a comment here on why PAN is selected.
>
>> --- a/arch/arm64/mm/context.c
>> +++ b/arch/arm64/mm/context.c
>> @@ -79,6 +79,13 @@ void verify_cpu_asid_bits(void)
>> }
>> }
>>
>> +static void set_reserved_asid_bits(void)
>> +{
>> + if (IS_ENABLED(CONFIG_QCOM_FALKOR_ERRATUM_1003) &&
>> + cpus_have_cap(ARM64_WORKAROUND_QCOM_FALKOR_E1003))
>> + __set_bit(FALKOR_RESERVED_ASID, asid_map);
>> +}
>
> You should use cpus_have_const_cap() as it would be optimised using jump
> labels.
Thanks Catalin. Done in v7.
Cov
--
Qualcomm Datacenter Technologies, Inc. as an affiliate of Qualcomm
Technologies, Inc. Qualcomm Technologies, Inc. is a member of the Code
Aurora Forum, a Linux Foundation Collaborative Project.
prev parent reply other threads:[~2017-02-08 20:09 UTC|newest]
Thread overview: 3+ messages / expand[flat|nested] mbox.gz Atom feed top
2017-02-08 0:35 [PATCH v6] arm64: Work around Falkor erratum 1003 Christopher Covington
2017-02-08 16:34 ` Catalin Marinas
2017-02-08 20:09 ` Christopher Covington [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=e33075cc-ca0c-039b-4f5e-87a2d7c696ea@codeaurora.org \
--to=cov@codeaurora.org \
--cc=catalin.marinas@arm.com \
--cc=corbet@lwn.net \
--cc=jcm@redhat.com \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-doc@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=marc.zyngier@arm.com \
--cc=mark.rutland@arm.com \
--cc=mlangsdo@redhat.com \
--cc=msalter@redhat.com \
--cc=nleeder@codeaurora.org \
--cc=shankerd@codeaurora.org \
--cc=timur@codeaurora.org \
--cc=will.deacon@arm.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox