From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1757643AbbIVKbn (ORCPT ); Tue, 22 Sep 2015 06:31:43 -0400 Received: from terminus.zytor.com ([198.137.202.10]:47118 "EHLO terminus.zytor.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751863AbbIVKbm (ORCPT ); Tue, 22 Sep 2015 06:31:42 -0400 Date: Tue, 22 Sep 2015 03:30:43 -0700 From: tip-bot for Ludovic Desroches Message-ID: Cc: linux-kernel@vger.kernel.org, jason@lakedaemon.net, ludovic.desroches@atmel.com, boris.brezillon@free-electrons.com, linux-arm-kernel@lists.infradead.org, Wenyou.Yang@atmel.com, marc.zyngier@arm.com, alexandre.belloni@free-electrons.com, tglx@linutronix.de, hpa@zytor.com, nicolas.ferre@atmel.com, sasha.levin@oracle.com, mingo@kernel.org Reply-To: Wenyou.Yang@atmel.com, linux-arm-kernel@lists.infradead.org, marc.zyngier@arm.com, linux-kernel@vger.kernel.org, boris.brezillon@free-electrons.com, jason@lakedaemon.net, ludovic.desroches@atmel.com, nicolas.ferre@atmel.com, tglx@linutronix.de, alexandre.belloni@free-electrons.com, hpa@zytor.com, mingo@kernel.org, sasha.levin@oracle.com In-Reply-To: <1442843173-2390-1-git-send-email-ludovic.desroches@atmel.com> References: <1442843173-2390-1-git-send-email-ludovic.desroches@atmel.com> To: linux-tip-commits@vger.kernel.org Subject: [tip:irq/urgent] irqchip/atmel-aic5: Use proper mask cache in mask/unmask() Git-Commit-ID: 478cc7b33413a4ad50852239d931d55e622f1cde X-Mailer: tip-git-log-daemon Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain; charset=UTF-8 Content-Disposition: inline Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Commit-ID: 478cc7b33413a4ad50852239d931d55e622f1cde Gitweb: http://git.kernel.org/tip/478cc7b33413a4ad50852239d931d55e622f1cde Author: Ludovic Desroches AuthorDate: Mon, 21 Sep 2015 15:46:04 +0200 Committer: Thomas Gleixner CommitDate: Tue, 22 Sep 2015 12:25:12 +0200 irqchip/atmel-aic5: Use proper mask cache in mask/unmask() When masking/unmasking interrupts, mask_cache is updated and used later for suspend/resume. Unfortunately, it always was the mask_cache associated with the first irq chip which was updated. So when performing resume, only irqs 0-31 could be enabled and maybe not the good ones! Fixes: b1479ebb7720 ("irqchip: atmel-aic: Add atmel AIC/AIC5 drivers") Signed-off-by: Ludovic Desroches Cc: Cc: Cc: Cc: Cc: Cc: Cc: Cc: Cc: stable@vger.kernel.org #3.18 Link: http://lkml.kernel.org/r/1442843173-2390-1-git-send-email-ludovic.desroches@atmel.com Signed-off-by: Thomas Gleixner --- drivers/irqchip/irq-atmel-aic5.c | 14 ++++++++------ 1 file changed, 8 insertions(+), 6 deletions(-) diff --git a/drivers/irqchip/irq-atmel-aic5.c b/drivers/irqchip/irq-atmel-aic5.c index 9da9942..6c5fd25 100644 --- a/drivers/irqchip/irq-atmel-aic5.c +++ b/drivers/irqchip/irq-atmel-aic5.c @@ -88,28 +88,30 @@ static void aic5_mask(struct irq_data *d) { struct irq_domain *domain = d->domain; struct irq_domain_chip_generic *dgc = domain->gc; - struct irq_chip_generic *gc = dgc->gc[0]; + struct irq_chip_generic *bgc = dgc->gc[0]; + struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); /* Disable interrupt on AIC5 */ - irq_gc_lock(gc); + irq_gc_lock(bgc); irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR); irq_reg_writel(gc, 1, AT91_AIC5_IDCR); gc->mask_cache &= ~d->mask; - irq_gc_unlock(gc); + irq_gc_unlock(bgc); } static void aic5_unmask(struct irq_data *d) { struct irq_domain *domain = d->domain; struct irq_domain_chip_generic *dgc = domain->gc; - struct irq_chip_generic *gc = dgc->gc[0]; + struct irq_chip_generic *bgc = dgc->gc[0]; + struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); /* Enable interrupt on AIC5 */ - irq_gc_lock(gc); + irq_gc_lock(bgc); irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR); irq_reg_writel(gc, 1, AT91_AIC5_IECR); gc->mask_cache |= d->mask; - irq_gc_unlock(gc); + irq_gc_unlock(bgc); } static int aic5_retrigger(struct irq_data *d)