* [PATCH 0/3] drivers/net/forcedeth.c: Update PHY erratas
@ 2009-10-10 15:58 Manfred Spraul
2009-10-10 15:58 ` [PATCH 1/3] drivers/net/forcedeth.c: Update erratas for Marvell PHYs Manfred Spraul
0 siblings, 1 reply; 4+ messages in thread
From: Manfred Spraul @ 2009-10-10 15:58 UTC (permalink / raw)
To: aabdulla; +Cc: netdev, davem, Manfred Spraul
Hi Ayaz,
I found sufficient documentation for Marvell 88E3016, 88E1111 and 88E1116,
Broadcom AC131 and Broadcom 50610.
Could you test the patches and then forward them again to davem?
For Broadcom 9507, I find enough specification to understand your patch.
Register 0x1c would be the shadow register, I must understand what
reading this register means.
--
Manfred
^ permalink raw reply [flat|nested] 4+ messages in thread
* [PATCH 1/3] drivers/net/forcedeth.c: Update erratas for Marvell PHYs
2009-10-10 15:58 [PATCH 0/3] drivers/net/forcedeth.c: Update PHY erratas Manfred Spraul
@ 2009-10-10 15:58 ` Manfred Spraul
2009-10-10 15:58 ` [PATCH 2/3] drivers/net/forcedeth.c: Add workaround for BCM50610 Manfred Spraul
0 siblings, 1 reply; 4+ messages in thread
From: Manfred Spraul @ 2009-10-10 15:58 UTC (permalink / raw)
To: aabdulla; +Cc: netdev, davem, Manfred Spraul
This patch updates/adds erratas for the Marvell 88E3016, 88E1111 and 88E1116
PHYs.
The changes were originally written by Ayaz Abdulla, I merely added
meaningful names for the registers, based on the documentation
for Marvell 88E3016 (publicly available on datasheetdir) and existing linux
drivers.
Signed-off-by: Manfred Spraul <manfred@colorfullife.com>
---
drivers/net/forcedeth.c | 74 +++++++++++++++++++++++++++++++++++++++++++----
1 files changed, 68 insertions(+), 6 deletions(-)
diff --git a/drivers/net/forcedeth.c b/drivers/net/forcedeth.c
index 0a1c2bb..0e48e25 100644
--- a/drivers/net/forcedeth.c
+++ b/drivers/net/forcedeth.c
@@ -506,6 +506,7 @@ union ring_type {
#define PHY_OUI_VITESSE 0x01c1
#define PHY_OUI_REALTEK 0x0732
#define PHY_OUI_REALTEK2 0x0020
+#define PHY_OUI_BROADCOM 0x50ef
#define PHYID1_OUI_MASK 0x03ff
#define PHYID1_OUI_SHFT 6
#define PHYID2_OUI_MASK 0xfc00
@@ -517,7 +518,12 @@ union ring_type {
#define PHY_REV_REALTEK_8211C 0x0001
#define PHY_MODEL_REALTEK_8201 0x0200
#define PHY_MODEL_MARVELL_E3016 0x0220
-#define PHY_MARVELL_E3016_INITMASK 0x0300
+#define PHY_MODEL_MARVELL_E1116 0x0210
+#define PHY_MODEL_MARVELL_E1111 0x00c0
+#define PHY_MODEL_MARVELL_E1011 0x00b0
+#define PHY_MODEL_BROADCOM_9507 0x00a0
+#define PHY_MODEL_BROADCOM_AC131 0x0070
+#define PHY_MODEL_BROADCOM_50610 0x0160
#define PHY_CICADA_INIT1 0x0f000
#define PHY_CICADA_INIT2 0x0e00
#define PHY_CICADA_INIT3 0x01000
@@ -560,6 +566,26 @@ union ring_type {
#define PHY_REALTEK_INIT11 0x0200
#define PHY_REALTEK_INIT_MSK1 0x0003
+
+/* Marvell 88E3016. Based on the datasheet MV-S103164-00. */
+#define PHY_MV_E3016_REG_PHY_CTRL 0x0010
+#define PHY_MV_E3016_REG_PHY_CTRL2 0x001c
+
+/* Disable Normal Linkpulse Check. Necessary to fix an errata. */
+#define PHY_MV_E3016_REG_PHY_CTRL_DIS_NLP 0x4000
+/* These bits are reserved and must be zero. */
+#define PHY_MV_E3016_REG_PHY_CTRL2_CLEAR 0x0300
+
+/* Marvell 88E1111. Based on mv88e1xxx.h (sklin driver) */
+#define PHY_MV_E1XXX_REG_PHY_CTRL 0x0010
+#define PHY_MV_E1XXX_REG_RES 0x0016
+
+/* Clear low byte of RES register */
+#define PHY_MV_E1XXX_REG_RES_MASK 0x00ff
+
+/* set 2 bits (function unknown) */
+#define PHY_MV_E1XXX_REG_PHY_CTRL_SET 0x0300
+
#define PHY_GIGABIT 0x0100
#define PHY_TIMEOUT 0x1
@@ -1198,11 +1224,11 @@ static int phy_init(struct net_device *dev)
u8 __iomem *base = get_hwbase(dev);
u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
- /* phy errata for E3016 phy */
- if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
- reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
- reg &= ~PHY_MARVELL_E3016_INITMASK;
- if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
+ if (np->phy_oui == PHY_OUI_MARVELL && np->phy_model == PHY_MODEL_MARVELL_E3016) {
+ /* phy errata for E3016 phy */
+ reg = mii_rw(dev, np->phyaddr, PHY_MV_E3016_REG_PHY_CTRL2, MII_READ);
+ reg &= ~PHY_MV_E3016_REG_PHY_CTRL2_CLEAR;
+ if (mii_rw(dev, np->phyaddr, PHY_MV_E3016_REG_PHY_CTRL2, reg)) {
printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
return PHY_ERROR;
}
@@ -1340,6 +1366,42 @@ static int phy_init(struct net_device *dev)
}
/* phy vendor specific configuration */
+ if (np->phy_oui == PHY_OUI_MARVELL) {
+ if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
+ if (np->phy_model == PHY_MODEL_MARVELL_E1116) {
+ phy_reserved = mii_rw(dev, np->phyaddr, PHY_MV_E1XXX_REG_RES, MII_READ);
+ phy_reserved &= ~PHY_MV_E1XXX_REG_RES_MASK;
+ if (mii_rw(dev, np->phyaddr, PHY_MV_E1XXX_REG_RES,phy_reserved)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+
+ phy_reserved = mii_rw(dev, np->phyaddr, PHY_MV_E1XXX_REG_PHY_CTRL, MII_READ);
+ phy_reserved |= PHY_MV_E1XXX_REG_PHY_CTRL_SET;
+ if (mii_rw(dev, np->phyaddr, PHY_MV_E1XXX_REG_PHY_CTRL,phy_reserved)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ }
+ if (np->phy_model == PHY_MODEL_MARVELL_E1111) {
+ phy_reserved = mii_rw(dev, np->phyaddr, PHY_MV_E1XXX_REG_PHY_CTRL, MII_READ);
+ phy_reserved |= PHY_MV_E1XXX_REG_PHY_CTRL_SET;
+ if (mii_rw(dev, np->phyaddr, PHY_MV_E1XXX_REG_PHY_CTRL,phy_reserved)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ }
+ if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
+ phy_reserved = mii_rw(dev, np->phyaddr, PHY_MV_E3016_REG_PHY_CTRL, MII_READ);
+ phy_reserved |= PHY_MV_E3016_REG_PHY_CTRL_DIS_NLP;
+ if (mii_rw(dev, np->phyaddr, PHY_MV_E3016_REG_PHY_CTRL,phy_reserved)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ }
+ }
+ }
+
if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
--
1.6.2.5
^ permalink raw reply related [flat|nested] 4+ messages in thread
* [PATCH 2/3] drivers/net/forcedeth.c: Add workaround for BCM50610
2009-10-10 15:58 ` [PATCH 1/3] drivers/net/forcedeth.c: Update erratas for Marvell PHYs Manfred Spraul
@ 2009-10-10 15:58 ` Manfred Spraul
2009-10-10 15:58 ` [PATCH 3/3] drivers/net/forcedeth.c: add support for Broadcom AC131 Manfred Spraul
0 siblings, 1 reply; 4+ messages in thread
From: Manfred Spraul @ 2009-10-10 15:58 UTC (permalink / raw)
To: aabdulla; +Cc: netdev, davem, Manfred Spraul
The patch adds an errata/workaround for the BCM50610 PHY. It was written
by Ayaz Abdulla, I added meaningful names from drivers/net/phy/broadcom.c
Ayaz: The change appears to be identical to bcm50610_a0_workaround(),
except that the workaround is shorter, that fewer registers are modified.
Could you double check that?
--
Manfred
---
drivers/net/forcedeth.c | 34 ++++++++++++++++++++++++++++++++++
1 files changed, 34 insertions(+), 0 deletions(-)
diff --git a/drivers/net/forcedeth.c b/drivers/net/forcedeth.c
index 0e48e25..ccb9543 100644
--- a/drivers/net/forcedeth.c
+++ b/drivers/net/forcedeth.c
@@ -586,6 +586,18 @@ union ring_type {
/* set 2 bits (function unknown) */
#define PHY_MV_E1XXX_REG_PHY_CTRL_SET 0x0300
+/* Broadcom: from drivers/net/phy/broadcom.c */
+#define PHY_BCM54XX_EXP_SEL_REG 0x17 /* Expansion register select */
+#define PHY_BCM54XX_EXP_DATA_REG 0x15 /* Expansion register data */
+
+#define PHY_BCM54XX_EXP_EXP08 0xf08 /* a Shadow register */
+#define PHY_BCM54XX_EXP_DEFAULT 0xf00 /* default register */
+#define PHY_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
+
+#define PHY_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
+#define PHY_BCM54XX_SHD_WRITE 0x8000
+#define PHY_BCM54XX_SHD_REG3 0x0c00 /* shadow reg 3 - unknown */
+
#define PHY_GIGABIT 0x0100
#define PHY_TIMEOUT 0x1
@@ -1402,6 +1414,28 @@ static int phy_init(struct net_device *dev)
}
}
+ if (np->phy_oui == PHY_OUI_BROADCOM) {
+ if (np->phy_model == PHY_MODEL_BROADCOM_50610) {
+ if (mii_rw(dev, np->phyaddr, PHY_BCM54XX_SHD, PHY_BCM54XX_SHD_WRITE||
+ PHY_BCM54XX_SHD_REG3|0)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ if (mii_rw(dev, np->phyaddr, PHY_BCM54XX_EXP_SEL_REG, PHY_BCM54XX_EXP_EXP08)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ if (mii_rw(dev, np->phyaddr, PHY_BCM54XX_EXP_DATA_REG, PHY_BCM54XX_EXP_EXP08_RJCT_2MHZ)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ if (mii_rw(dev, np->phyaddr, PHY_BCM54XX_EXP_SEL_REG, PHY_BCM54XX_EXP_DEFAULT)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ }
+ }
+
if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
--
1.6.2.5
^ permalink raw reply related [flat|nested] 4+ messages in thread
* [PATCH 3/3] drivers/net/forcedeth.c: add support for Broadcom AC131
2009-10-10 15:58 ` [PATCH 2/3] drivers/net/forcedeth.c: Add workaround for BCM50610 Manfred Spraul
@ 2009-10-10 15:58 ` Manfred Spraul
0 siblings, 0 replies; 4+ messages in thread
From: Manfred Spraul @ 2009-10-10 15:58 UTC (permalink / raw)
To: aabdulla; +Cc: netdev, davem, Manfred Spraul
This patch adds an errata/update for the Broadcom AC131 PHY to forcedeth.c
The changes where written by Ayaz, I added meaningful names from
drivers/net/phy/broadcom.c.
Ayaz: The change is similar to brcm_fet_config_init(), except that you only
enable auto power down.
Is that sufficient? Please double check that.
--
Manfred
---
drivers/net/forcedeth.c | 23 +++++++++++++++++++++++
1 files changed, 23 insertions(+), 0 deletions(-)
diff --git a/drivers/net/forcedeth.c b/drivers/net/forcedeth.c
index ccb9543..1595b2c 100644
--- a/drivers/net/forcedeth.c
+++ b/drivers/net/forcedeth.c
@@ -598,6 +598,12 @@ union ring_type {
#define PHY_BCM54XX_SHD_WRITE 0x8000
#define PHY_BCM54XX_SHD_REG3 0x0c00 /* shadow reg 3 - unknown */
+/* AC131: */
+#define PHY_BCM_AC131_BRCMTEST 0x1f /* Brcm test register */
+#define PHY_BCM_AC131_BRCMTEST_SRE 0x0080 /* Shadow register enable */
+#define PHY_BCM_AC131_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
+#define PHY_BCM_AC131_SHDW_AUXSTAT2_APDE 0x0020 /* Auto power down enable */
+
#define PHY_GIGABIT 0x0100
#define PHY_TIMEOUT 0x1
@@ -1415,6 +1421,23 @@ static int phy_init(struct net_device *dev)
}
if (np->phy_oui == PHY_OUI_BROADCOM) {
+ if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
+ if (np->phy_model == PHY_MODEL_BROADCOM_AC131) {
+ phy_reserved = mii_rw(dev, np->phyaddr, PHY_BCM_AC131_BRCMTEST, MII_READ);
+ phy_reserved |= PHY_BCM_AC131_BRCMTEST_SRE;
+ if (mii_rw(dev, np->phyaddr, PHY_BCM_AC131_BRCMTEST,phy_reserved)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+
+ phy_reserved = mii_rw(dev, np->phyaddr, PHY_BCM_AC131_SHDW_AUXSTAT2, MII_READ);
+ phy_reserved |= PHY_BCM_AC131_SHDW_AUXSTAT2_APDE;
+ if (mii_rw(dev, np->phyaddr, PHY_BCM_AC131_SHDW_AUXSTAT2,phy_reserved)) {
+ printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
+ return PHY_ERROR;
+ }
+ }
+ }
if (np->phy_model == PHY_MODEL_BROADCOM_50610) {
if (mii_rw(dev, np->phyaddr, PHY_BCM54XX_SHD, PHY_BCM54XX_SHD_WRITE||
PHY_BCM54XX_SHD_REG3|0)) {
--
1.6.2.5
^ permalink raw reply related [flat|nested] 4+ messages in thread
end of thread, other threads:[~2009-10-10 15:58 UTC | newest]
Thread overview: 4+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2009-10-10 15:58 [PATCH 0/3] drivers/net/forcedeth.c: Update PHY erratas Manfred Spraul
2009-10-10 15:58 ` [PATCH 1/3] drivers/net/forcedeth.c: Update erratas for Marvell PHYs Manfred Spraul
2009-10-10 15:58 ` [PATCH 2/3] drivers/net/forcedeth.c: Add workaround for BCM50610 Manfred Spraul
2009-10-10 15:58 ` [PATCH 3/3] drivers/net/forcedeth.c: add support for Broadcom AC131 Manfred Spraul
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).