From: Maxime Chevallier <maxime.chevallier@bootlin.com>
To: Stefan Eichenberger <eichest@gmail.com>
Cc: mw@semihalf.com, linux@armlinux.org.uk, davem@davemloft.net,
edumazet@google.com, kuba@kernel.org, pabeni@redhat.com,
netdev@vger.kernel.org, linux-kernel@vger.kernel.org
Subject: Re: [PATCH net-next] net: mvpp2: add support for mii
Date: Wed, 6 Dec 2023 18:27:05 +0100 [thread overview]
Message-ID: <20231206182705.3ff798ad@device.home> (raw)
In-Reply-To: <20231206160125.2383281-1-eichest@gmail.com>
Hello Stefan,
On Wed, 6 Dec 2023 17:01:25 +0100
Stefan Eichenberger <eichest@gmail.com> wrote:
> Currently, mvpp2 only supports RGMII. This commit adds support for MII.
> The description in Marvell's functional specification seems to be wrong.
> To enable MII, we need to set GENCONF_CTRL0_PORT3_RGMII, while for RGMII
> we need to clear it. This is also how U-Boot handles it.
>
> Signed-off-by: Stefan Eichenberger <eichest@gmail.com>
> ---
> .../net/ethernet/marvell/mvpp2/mvpp2_main.c | 24 ++++++++++++++++---
> 1 file changed, 21 insertions(+), 3 deletions(-)
>
> diff --git a/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c b/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c
> index 93137606869e..6f136f42e2bf 100644
> --- a/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c
> +++ b/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c
> @@ -1513,10 +1513,21 @@ static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
> regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
>
> regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
> - if (port->gop_id == 2)
> + if (port->gop_id == 2) {
> val |= GENCONF_CTRL0_PORT2_RGMII;
> - else if (port->gop_id == 3)
> + } else if (port->gop_id == 3) {
> val |= GENCONF_CTRL0_PORT3_RGMII_MII;
> +
> + /* According to the specification, GENCONF_CTRL0_PORT3_RGMII
> + * should be set to 1 for RGMII and 0 for MII. However, tests
> + * show that it is the other way around. This is also what
> + * U-Boot does for mvpp2, so it is assumed to be correct.
> + */
> + if (port->phy_interface == PHY_INTERFACE_MODE_MII)
> + val |= GENCONF_CTRL0_PORT3_RGMII;
> + else
> + val &= ~GENCONF_CTRL0_PORT3_RGMII;
> + }
> regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
> }
>
> @@ -1615,6 +1626,7 @@ static int mvpp22_gop_init(struct mvpp2_port *port, phy_interface_t interface)
> return 0;
>
> switch (interface) {
> + case PHY_INTERFACE_MODE_MII:
> case PHY_INTERFACE_MODE_RGMII:
> case PHY_INTERFACE_MODE_RGMII_ID:
> case PHY_INTERFACE_MODE_RGMII_RXID:
> @@ -6948,8 +6960,11 @@ static int mvpp2_port_probe(struct platform_device *pdev,
> MAC_10000FD;
> }
>
> - if (mvpp2_port_supports_rgmii(port))
> + if (mvpp2_port_supports_rgmii(port)) {
> phy_interface_set_rgmii(port->phylink_config.supported_interfaces);
> + __set_bit(PHY_INTERFACE_MODE_MII,
> + port->phylink_config.supported_interfaces);
> + }
>
> if (comphy) {
> /* If a COMPHY is present, we can support any of the
> @@ -6973,6 +6988,9 @@ static int mvpp2_port_probe(struct platform_device *pdev,
> port->phylink_config.supported_interfaces);
> __set_bit(PHY_INTERFACE_MODE_SGMII,
> port->phylink_config.supported_interfaces);
> + } else if (phy_mode == PHY_INTERFACE_MODE_MII) {
> + __set_bit(PHY_INTERFACE_MODE_100BASEX,
> + port->phylink_config.supported_interfaces);
Can you explain that part ? I don't understand why 100BaseX is being
reported as a supported mode here. This whole section of the function
is about detecting what can be reported based on the presence or not of
a comphy driver / hardcoded comphy config. I don't think the comphy
here has anything to do with MII / 100BaseX
If 100BaseX can be carried on MII (which I don't know), shouldn't it be
reported no matter what ?
Thanks,
Maxime
next prev parent reply other threads:[~2023-12-06 17:27 UTC|newest]
Thread overview: 4+ messages / expand[flat|nested] mbox.gz Atom feed top
2023-12-06 16:01 [PATCH net-next] net: mvpp2: add support for mii Stefan Eichenberger
2023-12-06 17:27 ` Maxime Chevallier [this message]
2023-12-07 9:01 ` Stefan Eichenberger
2023-12-07 11:27 ` Maxime Chevallier
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20231206182705.3ff798ad@device.home \
--to=maxime.chevallier@bootlin.com \
--cc=davem@davemloft.net \
--cc=edumazet@google.com \
--cc=eichest@gmail.com \
--cc=kuba@kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux@armlinux.org.uk \
--cc=mw@semihalf.com \
--cc=netdev@vger.kernel.org \
--cc=pabeni@redhat.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).