From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 8B9D23D0923 for ; Mon, 27 Apr 2026 14:00:51 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.168.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1777298457; cv=none; b=EQXSDBzCl6fSsxZ8PxdIkWMlNZfzPaW+uNrLokVwOnxmp9L9PD0VoL8jNlIy/BZAEmD+pp9CBgSy3l1lwGbaVkT7EYPfS2uHGey7Wr+lOxNgjYD+VOPzzqUymxWEQ0/KuMwzVycX1W1e8MHWsaV/Cj0Rv+QJbiI9eqPKqupVX44= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1777298457; c=relaxed/simple; bh=ODqan+dTw3XM8vXX7fA3UAYIVqm94hzOOn0tZM+BZh0=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=WKCgblbCe1ea4laOHZrB5KGZP93TYkj5yPAsoptpeloI5C0I7XSOQIL3a0cLcvlwJoE8D1nzvtPEjiT1J6Cxn2SubV4XMq6oaN3Nj4PpqgDW+L0XjShI/cjoFlhrhWzqGYIx0MCtj0Q4rQ5+/LgVklxbODgDDcisUiLQf7mTw9k= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com; spf=pass smtp.mailfrom=oss.qualcomm.com; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b=jIbQz+hs; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b=GM90WAsp; arc=none smtp.client-ip=205.220.168.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b="jIbQz+hs"; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b="GM90WAsp" Received: from pps.filterd (m0279863.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 63RA3nMV3123620 for ; Mon, 27 Apr 2026 14:00:51 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= nl3zBASPtv9XvJWOn+3mXO+EBw+/8bWfP3DGJTIRkTY=; b=jIbQz+hstDhOPywD DzRwlrNcaGC7RspJtrj6xFhOr6hQjmruBzZO/DuCweRv78Ew5WjP1yAopOmwvLKB oJ3oNlDKJRhvTj9Ci8yjHUg9jZybtVLfd1BQArpaoSUzdNck/WX+Nd1gvN3oDSL5 mLU4ST0JzBJZvPSMo75jOdhBXv80tcqnzO3HF7LPo80Tv+wvJXTSGjJPRyMWvQk4 f1PzuC+THs5gT22ILdnf6I2PYiomTobhSXK+ClSE/flfHF83Th/hZNDMHHfiDDJW w30/2F3KdCCzCSNnhhY84owFT6et6S+mfiWctMitRp9pLR7rQttSOnc6p5NmkYMy bXvC4w== Received: from mail-qt1-f200.google.com (mail-qt1-f200.google.com [209.85.160.200]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4dt5qggu5h-1 (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT) for ; Mon, 27 Apr 2026 14:00:50 +0000 (GMT) Received: by mail-qt1-f200.google.com with SMTP id d75a77b69052e-50fae95c82cso183500121cf.2 for ; Mon, 27 Apr 2026 07:00:50 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=oss.qualcomm.com; s=google; t=1777298450; x=1777903250; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=nl3zBASPtv9XvJWOn+3mXO+EBw+/8bWfP3DGJTIRkTY=; b=GM90WAspPqVANsF1vuEoNGUzjM1uMnM+Bh5h29fh1woz3H9XyUQgKskvgTpy8DjzTs HpmvmklmpOvRuGikleEuEqMTDakVFAXWnqXD3jsti3NHhMikvtKB8hx/Y708ZOz0EZeR p9VT2Ldu7jgur8HVYm6I/mRVScQ+yh9mNVEau3+nkr+F/y8nWm69j5N+jqFANVUNzSUc DPS+/HBhwOdVdeCTcvszmEDjPPp8ApV/x4z/g0NeKP/qa8ltAXf4DtvP9wGVkP1y322z A5s5Acc3yfhbv3o3qxVAIUcAiLLtC8TpEsRxLnNAlvAwux+5ujEiuQVJl6teN4/iuqv6 IrLQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20251104; t=1777298450; x=1777903250; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=nl3zBASPtv9XvJWOn+3mXO+EBw+/8bWfP3DGJTIRkTY=; b=Og+JGj2P6+TaQ6TJonmxxEiaSX/CRz/u450a8yG7dtAxteDz5BEd3+WNgQNy0IwSpD 1tU+hxC/dWcVSmYsg18jwZdPXl8sDruhzjmh6p5Af2gffUbtqrFpp+iPaab3n1XUGh+n 3H6QIXoUNKZCUKZefYsvrgNFqaM+49lYUTblAh/3FKNwOp206Nl+BZaymjLYTnrux8PQ XGbYnsnquYyeOu2ftgdxa8jfyTziGaNCwvKy/SzLiC51OMkiAg3cExNb376ZBX+W6go4 +F/bziVbiMzsUVlP7tlrE0X08NkMRiEtg+ICoOm+VqHRu/HrgjWSegwflGbCp34iJXgq BKOg== X-Forwarded-Encrypted: i=1; AFNElJ9TqkM9hi5/EifFUauzCfcukey1k51yFFYEaTQQwQ1sS46ZRlnFc242pUGwz7KN+W7lXWNLzdI=@vger.kernel.org X-Gm-Message-State: AOJu0Yx6/8ApKaxjG2uE+UTG0zLeocgFIfcq/M8v01TJPb/1lU/W4V3U at3G5lmN0ehfBnfR03rtcc8HJLM8Mmw83EG/DYUVyMGhHPTkEOu/yUaZ+wcRkexN1g3nZPYOY1z Zk5ZACR8xJVd/UbvIUR6lX1POOMQKvLXExwu6XdqvoCjz7EdrVYgxBtBCriE= X-Gm-Gg: AeBDievysLr4ZvlaWeHLlsjEz+k8HIeAGq/scI4sSQDzfUkG4Qyx8o0gH5l3jdiblMn GsRBGrDrpV3Mxfp9uCS7AVjPh1R/HOrGVcROhGXVIqo/a2xlYYxg7vRg8jCkZZRqXoDB8h2Qo82 64gVdUTbv76jdbijqLSETuWvjpkz8wRj9yo8eZJT/o2UPVWNToY1qIHlTIUC73MKG8qluRM3b7M 4zEp3+8tP6eV5lrj/cswkLbFMwlcNBArEg2en0zM5osO5B+09owD8KoKyb+a2PGnPszR02uGGAy vhzxrtBSGxKfhM3q6NBpLLFqWqh7AEt5fV2r8g4bEUnCLlSLsMJjmgSlc1prYnnQXFcYCFpW7EC jmOVzpNr2rP7ymM+tY7t3n2RIJJWXcKAMpW9pcZWVVf6kbjq8DZbaJAk/dcIWxQ== X-Received: by 2002:a05:622a:2606:b0:50d:81c4:4c79 with SMTP id d75a77b69052e-50e36c143bbmr652202491cf.35.1777298447993; Mon, 27 Apr 2026 07:00:47 -0700 (PDT) X-Received: by 2002:a05:622a:2606:b0:50d:81c4:4c79 with SMTP id d75a77b69052e-50e36c143bbmr652200721cf.35.1777298446729; Mon, 27 Apr 2026 07:00:46 -0700 (PDT) Received: from brgl-qcom.local ([2a01:cb1d:dc:7e00:85d0:5328:3f13:c3e0]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-488ffc558f2sm626849135e9.1.2026.04.27.07.00.44 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 27 Apr 2026 07:00:45 -0700 (PDT) From: Bartosz Golaszewski Date: Mon, 27 Apr 2026 16:00:30 +0200 Subject: [PATCH v2 2/2] pinctrl: qcom: add the TLMM driver for the Nord platforms Precedence: bulk X-Mailing-List: netdev@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Message-Id: <20260427-nord-tlmm-v2-2-ade8e0f3d803@oss.qualcomm.com> References: <20260427-nord-tlmm-v2-0-ade8e0f3d803@oss.qualcomm.com> In-Reply-To: <20260427-nord-tlmm-v2-0-ade8e0f3d803@oss.qualcomm.com> To: Bjorn Andersson , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Richard Cochran , Bartosz Golaszewski , Shawn Guo , Arnd Bergmann , Dmitry Baryshkov Cc: linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, netdev@vger.kernel.org, Bartosz Golaszewski X-Mailer: b4 0.14.2 X-Developer-Signature: v=1; a=openpgp-sha256; l=83858; i=bartosz.golaszewski@oss.qualcomm.com; h=from:subject:message-id; bh=ODqan+dTw3XM8vXX7fA3UAYIVqm94hzOOn0tZM+BZh0=; b=owEBbQKS/ZANAwAKAQWdLsv/NoTDAcsmYgBp72wHl0KOMLiOYq5KjjTC5LSV7jnOavgeZDlqr DRg/khuhpCJAjMEAAEKAB0WIQSR5RMt5bVGHXuiZfwFnS7L/zaEwwUCae9sBwAKCRAFnS7L/zaE wzh8D/4p+uS4vWZSGuN+KthuGIWcwZ/4YnioywsTL88H6c6i+GoddoRUYK9k7+FPMjIx1EcblXC r48iH6Q12GvBOQQweX1zuQN21/tTQXJaibemt5NAoEogwkXlK9ZHhaZymsv5noGTjzUi8FmoQ1w P5yZTlaBJ1wVPlcliapZp9SDHcPPuy1Yj0ACgptDpU8Vk90Wxkx/EVDrrWtAkqQZdD1KR9vX9Lg 4OfUllrSJePfalCVnhUwtjpjRjTKAjN8bCYz3pNRxMb8tnYy8XtOSMV+NiR3JvEj/ojT4jrBLyo 3+yv2TL+bbjpB+WtitiyuzwbCalzLTLXdNKTJDoVpRC7SJN0znHJSVxYykfLy7CGJMXUM4PgnN/ Xl7X6/g+YsNVrh0wj7+u/nG4O4jA2wPGcfWcxt6JjLjGLsHmiODOmhlobjZRgeVP89FgOXvkTck SE5EEbJmSggLf/5FBM6zFanbqSGt5sE47CDKNeYmbFOY1bf/nOsVXuatEZEZTETEba4ds47SA42 qW+E7fRXDsiKYnKIjzMA3UOjxoamxaFSvokZokrBBLyBehEca9GxKWaeJvLL/omxKLHQbvDxup3 PzKZRlpK9j15e2SzLrdZk/wqmqprEX8bmOEhOr/hBDzVSw/x4Kjr91wHar3hRmq9n1Ipha5U7rZ pjizvYtGsYSYjuA== X-Developer-Key: i=bartosz.golaszewski@oss.qualcomm.com; a=openpgp; fpr=169DEB6C0BC3C46013D2C79F11A72EA01471D772 X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwNDI3MDE0OSBTYWx0ZWRfX9ougUaV6I7vJ jMfpO/TF83f3v0FagwodnJdQ2Cv3UNMJZ/GziaKKCP7Pv0wn5A8J/m9AkXdUuS3wG6KKDTSWwIV L9r+AgN+U430IERD+C8kAfrvmXFsYwQu8e+sYSCl8FRjhlJixyCAYhYPc48+xuoqMhXMGYYrYvu lfjLU7rrU+mH0ghlywD5X/OSF+w8TRssTZEA6pNlZdC3NpDRRyzHoEvrP+xYaFK+yPhzOtdDgLX e9jEzFvoYaKSWzVBg5/EXqsCQ0Q8CYDezP5QikHLPIg3tkpfZT6pMlSTKRwkPdnGtDZ13lfGbRz 856nk+iR+JWR5oje7LbXT1lfyCjwcg0GNWxHKEIg5nGMrut3FF0hS1nwEkO2XFZoJqiQHrteSpr 6zul1fDegPno8zi3kIhsqxjAtO2Zili5yoqroLiHKn3sbd1lk+w84vVU4BnG3k6j21ZbbXLPl3l oSTn58crdjkZj3YmfOQ== X-Authority-Analysis: v=2.4 cv=V69NF+ni c=1 sm=1 tr=0 ts=69ef6c12 cx=c_pps a=JbAStetqSzwMeJznSMzCyw==:117 a=xqWC_Br6kY4A:10 a=IkcTkHD0fZMA:10 a=A5OVakUREuEA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22 a=u7WPNUs3qKkmUXheDGA7:22 a=yOCtJkima9RkubShWh1s:22 a=EUspDBNiAAAA:8 a=Sirls93kcXnuzkb49F8A:9 a=QEXdDO2ut3YA:10 a=O8hF6Hzn-FEA:10 a=uxP6HrT_eTzRwkO_Te1X:22 X-Proofpoint-GUID: UX4eGXJFigQE-Wk8B_cAV4FluaGITA4E X-Proofpoint-ORIG-GUID: UX4eGXJFigQE-Wk8B_cAV4FluaGITA4E X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-04-27_04,2026-04-21_02,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 malwarescore=0 clxscore=1015 suspectscore=0 adultscore=0 spamscore=0 phishscore=0 priorityscore=1501 bulkscore=0 impostorscore=0 lowpriorityscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2604200000 definitions=main-2604270149 Add support for the TLMM controller on the Qualcomm Nord platform. Co-developed-by: Shawn Guo Signed-off-by: Shawn Guo Reviewed-by: Dmitry Baryshkov Signed-off-by: Bartosz Golaszewski --- drivers/pinctrl/qcom/Kconfig.msm | 7 + drivers/pinctrl/qcom/Makefile | 1 + drivers/pinctrl/qcom/pinctrl-nord.c | 2843 +++++++++++++++++++++++++++++++++++ 3 files changed, 2851 insertions(+) diff --git a/drivers/pinctrl/qcom/Kconfig.msm b/drivers/pinctrl/qcom/Kconfig.msm index 836cdeca1006ff7ad5030ac5c537d775d3f0261b..67124ac607baa0f317e0713760a0a2fefba1e2de 100644 --- a/drivers/pinctrl/qcom/Kconfig.msm +++ b/drivers/pinctrl/qcom/Kconfig.msm @@ -229,6 +229,13 @@ config PINCTRL_MSM8998 This is the pinctrl, pinmux, pinconf and gpiolib driver for the Qualcomm TLMM block found in the Qualcomm MSM8998 platform. +config PINCTRL_NORD + tristate "Qualcomm Technologies Inc NORD (SA8797p) pin controller driver" + depends on ARM64 || COMPILE_TEST + help + This is the pinctrl, pinmux and pinconf driver for the Qualcomm + TLMM block found on the Qualcomm NORD platforms. + config PINCTRL_QCM2290 tristate "Qualcomm QCM2290 pin controller driver" depends on ARM64 || COMPILE_TEST diff --git a/drivers/pinctrl/qcom/Makefile b/drivers/pinctrl/qcom/Makefile index 84bda3ada8749e89077c2d4d1065d0db0e4e4181..12e7a51ad894261a37b00dc5520484803ecb8607 100644 --- a/drivers/pinctrl/qcom/Makefile +++ b/drivers/pinctrl/qcom/Makefile @@ -37,6 +37,7 @@ obj-$(CONFIG_PINCTRL_MDM9607) += pinctrl-mdm9607.o obj-$(CONFIG_PINCTRL_MDM9615) += pinctrl-mdm9615.o obj-$(CONFIG_PINCTRL_MILOS) += pinctrl-milos.o obj-$(CONFIG_PINCTRL_MILOS_LPASS_LPI) += pinctrl-milos-lpass-lpi.o +obj-$(CONFIG_PINCTRL_NORD) += pinctrl-nord.o obj-$(CONFIG_PINCTRL_QCOM_SPMI_PMIC) += pinctrl-spmi-gpio.o obj-$(CONFIG_PINCTRL_QCOM_SPMI_PMIC) += pinctrl-spmi-mpp.o obj-$(CONFIG_PINCTRL_QCOM_SSBI_PMIC) += pinctrl-ssbi-gpio.o diff --git a/drivers/pinctrl/qcom/pinctrl-nord.c b/drivers/pinctrl/qcom/pinctrl-nord.c new file mode 100644 index 0000000000000000000000000000000000000000..f9b91b9341c9d8e277762bf0ba9a6708fb50529e --- /dev/null +++ b/drivers/pinctrl/qcom/pinctrl-nord.c @@ -0,0 +1,2843 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries. + */ + +#include +#include +#include + +#include "pinctrl-msm.h" + +#define REG_SIZE 0x1000 +#define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, f10, f11) \ + { \ + .grp = PINCTRL_PINGROUP("gpio" #id, \ + gpio##id##_pins, \ + ARRAY_SIZE(gpio##id##_pins)), \ + .ctl_reg = REG_SIZE * id, \ + .io_reg = 0x4 + REG_SIZE * id, \ + .intr_cfg_reg = 0x8 + REG_SIZE * id, \ + .intr_status_reg = 0xc + REG_SIZE * id, \ + .mux_bit = 2, \ + .pull_bit = 0, \ + .drv_bit = 6, \ + .egpio_enable = 12, \ + .egpio_present = 11, \ + .oe_bit = 9, \ + .in_bit = 0, \ + .out_bit = 1, \ + .intr_enable_bit = 0, \ + .intr_status_bit = 0, \ + .intr_wakeup_present_bit = 6, \ + .intr_wakeup_enable_bit = 7, \ + .intr_target_bit = 8, \ + .intr_target_kpss_val = 3, \ + .intr_raw_status_bit = 4, \ + .intr_polarity_bit = 1, \ + .intr_detection_bit = 2, \ + .intr_detection_width = 2, \ + .funcs = (int[]){ \ + msm_mux_gpio, /* gpio mode */ \ + msm_mux_##f1, \ + msm_mux_##f2, \ + msm_mux_##f3, \ + msm_mux_##f4, \ + msm_mux_##f5, \ + msm_mux_##f6, \ + msm_mux_##f7, \ + msm_mux_##f8, \ + msm_mux_##f9, \ + msm_mux_##f10, \ + msm_mux_##f11 /* egpio mode */ \ + }, \ + .nfuncs = 12, \ + } + +#define UFS_RESET(pg_name, offset) \ + { \ + .grp = PINCTRL_PINGROUP(#pg_name, \ + pg_name##_pins, \ + ARRAY_SIZE(pg_name##_pins)), \ + .ctl_reg = offset, \ + .io_reg = offset + 0x4, \ + .intr_cfg_reg = 0, \ + .intr_status_reg = 0, \ + .mux_bit = -1, \ + .pull_bit = 3, \ + .drv_bit = 0, \ + .oe_bit = -1, \ + .in_bit = -1, \ + .out_bit = 0, \ + .intr_enable_bit = -1, \ + .intr_status_bit = -1, \ + .intr_target_bit = -1, \ + .intr_raw_status_bit = -1, \ + .intr_polarity_bit = -1, \ + .intr_detection_bit = -1, \ + .intr_detection_width = -1, \ + } + +static const struct pinctrl_pin_desc nord_pins[] = { + PINCTRL_PIN(0, "GPIO_0"), + PINCTRL_PIN(1, "GPIO_1"), + PINCTRL_PIN(2, "GPIO_2"), + PINCTRL_PIN(3, "GPIO_3"), + PINCTRL_PIN(4, "GPIO_4"), + PINCTRL_PIN(5, "GPIO_5"), + PINCTRL_PIN(6, "GPIO_6"), + PINCTRL_PIN(7, "GPIO_7"), + PINCTRL_PIN(8, "GPIO_8"), + PINCTRL_PIN(9, "GPIO_9"), + PINCTRL_PIN(10, "GPIO_10"), + PINCTRL_PIN(11, "GPIO_11"), + PINCTRL_PIN(12, "GPIO_12"), + PINCTRL_PIN(13, "GPIO_13"), + PINCTRL_PIN(14, "GPIO_14"), + PINCTRL_PIN(15, "GPIO_15"), + PINCTRL_PIN(16, "GPIO_16"), + PINCTRL_PIN(17, "GPIO_17"), + PINCTRL_PIN(18, "GPIO_18"), + PINCTRL_PIN(19, "GPIO_19"), + PINCTRL_PIN(20, "GPIO_20"), + PINCTRL_PIN(21, "GPIO_21"), + PINCTRL_PIN(22, "GPIO_22"), + PINCTRL_PIN(23, "GPIO_23"), + PINCTRL_PIN(24, "GPIO_24"), + PINCTRL_PIN(25, "GPIO_25"), + PINCTRL_PIN(26, "GPIO_26"), + PINCTRL_PIN(27, "GPIO_27"), + PINCTRL_PIN(28, "GPIO_28"), + PINCTRL_PIN(29, "GPIO_29"), + PINCTRL_PIN(30, "GPIO_30"), + PINCTRL_PIN(31, "GPIO_31"), + PINCTRL_PIN(32, "GPIO_32"), + PINCTRL_PIN(33, "GPIO_33"), + PINCTRL_PIN(34, "GPIO_34"), + PINCTRL_PIN(35, "GPIO_35"), + PINCTRL_PIN(36, "GPIO_36"), + PINCTRL_PIN(37, "GPIO_37"), + PINCTRL_PIN(38, "GPIO_38"), + PINCTRL_PIN(39, "GPIO_39"), + PINCTRL_PIN(40, "GPIO_40"), + PINCTRL_PIN(41, "GPIO_41"), + PINCTRL_PIN(42, "GPIO_42"), + PINCTRL_PIN(43, "GPIO_43"), + PINCTRL_PIN(44, "GPIO_44"), + PINCTRL_PIN(45, "GPIO_45"), + PINCTRL_PIN(46, "GPIO_46"), + PINCTRL_PIN(47, "GPIO_47"), + PINCTRL_PIN(48, "GPIO_48"), + PINCTRL_PIN(49, "GPIO_49"), + PINCTRL_PIN(50, "GPIO_50"), + PINCTRL_PIN(51, "GPIO_51"), + PINCTRL_PIN(52, "GPIO_52"), + PINCTRL_PIN(53, "GPIO_53"), + PINCTRL_PIN(54, "GPIO_54"), + PINCTRL_PIN(55, "GPIO_55"), + PINCTRL_PIN(56, "GPIO_56"), + PINCTRL_PIN(57, "GPIO_57"), + PINCTRL_PIN(58, "GPIO_58"), + PINCTRL_PIN(59, "GPIO_59"), + PINCTRL_PIN(60, "GPIO_60"), + PINCTRL_PIN(61, "GPIO_61"), + PINCTRL_PIN(62, "GPIO_62"), + PINCTRL_PIN(63, "GPIO_63"), + PINCTRL_PIN(64, "GPIO_64"), + PINCTRL_PIN(65, "GPIO_65"), + PINCTRL_PIN(66, "GPIO_66"), + PINCTRL_PIN(67, "GPIO_67"), + PINCTRL_PIN(68, "GPIO_68"), + PINCTRL_PIN(69, "GPIO_69"), + PINCTRL_PIN(70, "GPIO_70"), + PINCTRL_PIN(71, "GPIO_71"), + PINCTRL_PIN(72, "GPIO_72"), + PINCTRL_PIN(73, "GPIO_73"), + PINCTRL_PIN(74, "GPIO_74"), + PINCTRL_PIN(75, "GPIO_75"), + PINCTRL_PIN(76, "GPIO_76"), + PINCTRL_PIN(77, "GPIO_77"), + PINCTRL_PIN(78, "GPIO_78"), + PINCTRL_PIN(79, "GPIO_79"), + PINCTRL_PIN(80, "GPIO_80"), + PINCTRL_PIN(81, "GPIO_81"), + PINCTRL_PIN(82, "GPIO_82"), + PINCTRL_PIN(83, "GPIO_83"), + PINCTRL_PIN(84, "GPIO_84"), + PINCTRL_PIN(85, "GPIO_85"), + PINCTRL_PIN(86, "GPIO_86"), + PINCTRL_PIN(87, "GPIO_87"), + PINCTRL_PIN(88, "GPIO_88"), + PINCTRL_PIN(89, "GPIO_89"), + PINCTRL_PIN(90, "GPIO_90"), + PINCTRL_PIN(91, "GPIO_91"), + PINCTRL_PIN(92, "GPIO_92"), + PINCTRL_PIN(93, "GPIO_93"), + PINCTRL_PIN(94, "GPIO_94"), + PINCTRL_PIN(95, "GPIO_95"), + PINCTRL_PIN(96, "GPIO_96"), + PINCTRL_PIN(97, "GPIO_97"), + PINCTRL_PIN(98, "GPIO_98"), + PINCTRL_PIN(99, "GPIO_99"), + PINCTRL_PIN(100, "GPIO_100"), + PINCTRL_PIN(101, "GPIO_101"), + PINCTRL_PIN(102, "GPIO_102"), + PINCTRL_PIN(103, "GPIO_103"), + PINCTRL_PIN(104, "GPIO_104"), + PINCTRL_PIN(105, "GPIO_105"), + PINCTRL_PIN(106, "GPIO_106"), + PINCTRL_PIN(107, "GPIO_107"), + PINCTRL_PIN(108, "GPIO_108"), + PINCTRL_PIN(109, "GPIO_109"), + PINCTRL_PIN(110, "GPIO_110"), + PINCTRL_PIN(111, "GPIO_111"), + PINCTRL_PIN(112, "GPIO_112"), + PINCTRL_PIN(113, "GPIO_113"), + PINCTRL_PIN(114, "GPIO_114"), + PINCTRL_PIN(115, "GPIO_115"), + PINCTRL_PIN(116, "GPIO_116"), + PINCTRL_PIN(117, "GPIO_117"), + PINCTRL_PIN(118, "GPIO_118"), + PINCTRL_PIN(119, "GPIO_119"), + PINCTRL_PIN(120, "GPIO_120"), + PINCTRL_PIN(121, "GPIO_121"), + PINCTRL_PIN(122, "GPIO_122"), + PINCTRL_PIN(123, "GPIO_123"), + PINCTRL_PIN(124, "GPIO_124"), + PINCTRL_PIN(125, "GPIO_125"), + PINCTRL_PIN(126, "GPIO_126"), + PINCTRL_PIN(127, "GPIO_127"), + PINCTRL_PIN(128, "GPIO_128"), + PINCTRL_PIN(129, "GPIO_129"), + PINCTRL_PIN(130, "GPIO_130"), + PINCTRL_PIN(131, "GPIO_131"), + PINCTRL_PIN(132, "GPIO_132"), + PINCTRL_PIN(133, "GPIO_133"), + PINCTRL_PIN(134, "GPIO_134"), + PINCTRL_PIN(135, "GPIO_135"), + PINCTRL_PIN(136, "GPIO_136"), + PINCTRL_PIN(137, "GPIO_137"), + PINCTRL_PIN(138, "GPIO_138"), + PINCTRL_PIN(139, "GPIO_139"), + PINCTRL_PIN(140, "GPIO_140"), + PINCTRL_PIN(141, "GPIO_141"), + PINCTRL_PIN(142, "GPIO_142"), + PINCTRL_PIN(143, "GPIO_143"), + PINCTRL_PIN(144, "GPIO_144"), + PINCTRL_PIN(145, "GPIO_145"), + PINCTRL_PIN(146, "GPIO_146"), + PINCTRL_PIN(147, "GPIO_147"), + PINCTRL_PIN(148, "GPIO_148"), + PINCTRL_PIN(149, "GPIO_149"), + PINCTRL_PIN(150, "GPIO_150"), + PINCTRL_PIN(151, "GPIO_151"), + PINCTRL_PIN(152, "GPIO_152"), + PINCTRL_PIN(153, "GPIO_153"), + PINCTRL_PIN(154, "GPIO_154"), + PINCTRL_PIN(155, "GPIO_155"), + PINCTRL_PIN(156, "GPIO_156"), + PINCTRL_PIN(157, "GPIO_157"), + PINCTRL_PIN(158, "GPIO_158"), + PINCTRL_PIN(159, "GPIO_159"), + PINCTRL_PIN(160, "GPIO_160"), + PINCTRL_PIN(161, "GPIO_161"), + PINCTRL_PIN(162, "GPIO_162"), + PINCTRL_PIN(163, "GPIO_163"), + PINCTRL_PIN(164, "GPIO_164"), + PINCTRL_PIN(165, "GPIO_165"), + PINCTRL_PIN(166, "GPIO_166"), + PINCTRL_PIN(167, "GPIO_167"), + PINCTRL_PIN(168, "GPIO_168"), + PINCTRL_PIN(169, "GPIO_169"), + PINCTRL_PIN(170, "GPIO_170"), + PINCTRL_PIN(171, "GPIO_171"), + PINCTRL_PIN(172, "GPIO_172"), + PINCTRL_PIN(173, "GPIO_173"), + PINCTRL_PIN(174, "GPIO_174"), + PINCTRL_PIN(175, "GPIO_175"), + PINCTRL_PIN(176, "GPIO_176"), + PINCTRL_PIN(177, "GPIO_177"), + PINCTRL_PIN(178, "GPIO_178"), + PINCTRL_PIN(179, "GPIO_179"), + PINCTRL_PIN(180, "GPIO_180"), + PINCTRL_PIN(181, "UFS_RESET"), +}; + +#define DECLARE_MSM_GPIO_PINS(pin) \ + static const unsigned int gpio##pin##_pins[] = { pin } +DECLARE_MSM_GPIO_PINS(0); +DECLARE_MSM_GPIO_PINS(1); +DECLARE_MSM_GPIO_PINS(2); +DECLARE_MSM_GPIO_PINS(3); +DECLARE_MSM_GPIO_PINS(4); +DECLARE_MSM_GPIO_PINS(5); +DECLARE_MSM_GPIO_PINS(6); +DECLARE_MSM_GPIO_PINS(7); +DECLARE_MSM_GPIO_PINS(8); +DECLARE_MSM_GPIO_PINS(9); +DECLARE_MSM_GPIO_PINS(10); +DECLARE_MSM_GPIO_PINS(11); +DECLARE_MSM_GPIO_PINS(12); +DECLARE_MSM_GPIO_PINS(13); +DECLARE_MSM_GPIO_PINS(14); +DECLARE_MSM_GPIO_PINS(15); +DECLARE_MSM_GPIO_PINS(16); +DECLARE_MSM_GPIO_PINS(17); +DECLARE_MSM_GPIO_PINS(18); +DECLARE_MSM_GPIO_PINS(19); +DECLARE_MSM_GPIO_PINS(20); +DECLARE_MSM_GPIO_PINS(21); +DECLARE_MSM_GPIO_PINS(22); +DECLARE_MSM_GPIO_PINS(23); +DECLARE_MSM_GPIO_PINS(24); +DECLARE_MSM_GPIO_PINS(25); +DECLARE_MSM_GPIO_PINS(26); +DECLARE_MSM_GPIO_PINS(27); +DECLARE_MSM_GPIO_PINS(28); +DECLARE_MSM_GPIO_PINS(29); +DECLARE_MSM_GPIO_PINS(30); +DECLARE_MSM_GPIO_PINS(31); +DECLARE_MSM_GPIO_PINS(32); +DECLARE_MSM_GPIO_PINS(33); +DECLARE_MSM_GPIO_PINS(34); +DECLARE_MSM_GPIO_PINS(35); +DECLARE_MSM_GPIO_PINS(36); +DECLARE_MSM_GPIO_PINS(37); +DECLARE_MSM_GPIO_PINS(38); +DECLARE_MSM_GPIO_PINS(39); +DECLARE_MSM_GPIO_PINS(40); +DECLARE_MSM_GPIO_PINS(41); +DECLARE_MSM_GPIO_PINS(42); +DECLARE_MSM_GPIO_PINS(43); +DECLARE_MSM_GPIO_PINS(44); +DECLARE_MSM_GPIO_PINS(45); +DECLARE_MSM_GPIO_PINS(46); +DECLARE_MSM_GPIO_PINS(47); +DECLARE_MSM_GPIO_PINS(48); +DECLARE_MSM_GPIO_PINS(49); +DECLARE_MSM_GPIO_PINS(50); +DECLARE_MSM_GPIO_PINS(51); +DECLARE_MSM_GPIO_PINS(52); +DECLARE_MSM_GPIO_PINS(53); +DECLARE_MSM_GPIO_PINS(54); +DECLARE_MSM_GPIO_PINS(55); +DECLARE_MSM_GPIO_PINS(56); +DECLARE_MSM_GPIO_PINS(57); +DECLARE_MSM_GPIO_PINS(58); +DECLARE_MSM_GPIO_PINS(59); +DECLARE_MSM_GPIO_PINS(60); +DECLARE_MSM_GPIO_PINS(61); +DECLARE_MSM_GPIO_PINS(62); +DECLARE_MSM_GPIO_PINS(63); +DECLARE_MSM_GPIO_PINS(64); +DECLARE_MSM_GPIO_PINS(65); +DECLARE_MSM_GPIO_PINS(66); +DECLARE_MSM_GPIO_PINS(67); +DECLARE_MSM_GPIO_PINS(68); +DECLARE_MSM_GPIO_PINS(69); +DECLARE_MSM_GPIO_PINS(70); +DECLARE_MSM_GPIO_PINS(71); +DECLARE_MSM_GPIO_PINS(72); +DECLARE_MSM_GPIO_PINS(73); +DECLARE_MSM_GPIO_PINS(74); +DECLARE_MSM_GPIO_PINS(75); +DECLARE_MSM_GPIO_PINS(76); +DECLARE_MSM_GPIO_PINS(77); +DECLARE_MSM_GPIO_PINS(78); +DECLARE_MSM_GPIO_PINS(79); +DECLARE_MSM_GPIO_PINS(80); +DECLARE_MSM_GPIO_PINS(81); +DECLARE_MSM_GPIO_PINS(82); +DECLARE_MSM_GPIO_PINS(83); +DECLARE_MSM_GPIO_PINS(84); +DECLARE_MSM_GPIO_PINS(85); +DECLARE_MSM_GPIO_PINS(86); +DECLARE_MSM_GPIO_PINS(87); +DECLARE_MSM_GPIO_PINS(88); +DECLARE_MSM_GPIO_PINS(89); +DECLARE_MSM_GPIO_PINS(90); +DECLARE_MSM_GPIO_PINS(91); +DECLARE_MSM_GPIO_PINS(92); +DECLARE_MSM_GPIO_PINS(93); +DECLARE_MSM_GPIO_PINS(94); +DECLARE_MSM_GPIO_PINS(95); +DECLARE_MSM_GPIO_PINS(96); +DECLARE_MSM_GPIO_PINS(97); +DECLARE_MSM_GPIO_PINS(98); +DECLARE_MSM_GPIO_PINS(99); +DECLARE_MSM_GPIO_PINS(100); +DECLARE_MSM_GPIO_PINS(101); +DECLARE_MSM_GPIO_PINS(102); +DECLARE_MSM_GPIO_PINS(103); +DECLARE_MSM_GPIO_PINS(104); +DECLARE_MSM_GPIO_PINS(105); +DECLARE_MSM_GPIO_PINS(106); +DECLARE_MSM_GPIO_PINS(107); +DECLARE_MSM_GPIO_PINS(108); +DECLARE_MSM_GPIO_PINS(109); +DECLARE_MSM_GPIO_PINS(110); +DECLARE_MSM_GPIO_PINS(111); +DECLARE_MSM_GPIO_PINS(112); +DECLARE_MSM_GPIO_PINS(113); +DECLARE_MSM_GPIO_PINS(114); +DECLARE_MSM_GPIO_PINS(115); +DECLARE_MSM_GPIO_PINS(116); +DECLARE_MSM_GPIO_PINS(117); +DECLARE_MSM_GPIO_PINS(118); +DECLARE_MSM_GPIO_PINS(119); +DECLARE_MSM_GPIO_PINS(120); +DECLARE_MSM_GPIO_PINS(121); +DECLARE_MSM_GPIO_PINS(122); +DECLARE_MSM_GPIO_PINS(123); +DECLARE_MSM_GPIO_PINS(124); +DECLARE_MSM_GPIO_PINS(125); +DECLARE_MSM_GPIO_PINS(126); +DECLARE_MSM_GPIO_PINS(127); +DECLARE_MSM_GPIO_PINS(128); +DECLARE_MSM_GPIO_PINS(129); +DECLARE_MSM_GPIO_PINS(130); +DECLARE_MSM_GPIO_PINS(131); +DECLARE_MSM_GPIO_PINS(132); +DECLARE_MSM_GPIO_PINS(133); +DECLARE_MSM_GPIO_PINS(134); +DECLARE_MSM_GPIO_PINS(135); +DECLARE_MSM_GPIO_PINS(136); +DECLARE_MSM_GPIO_PINS(137); +DECLARE_MSM_GPIO_PINS(138); +DECLARE_MSM_GPIO_PINS(139); +DECLARE_MSM_GPIO_PINS(140); +DECLARE_MSM_GPIO_PINS(141); +DECLARE_MSM_GPIO_PINS(142); +DECLARE_MSM_GPIO_PINS(143); +DECLARE_MSM_GPIO_PINS(144); +DECLARE_MSM_GPIO_PINS(145); +DECLARE_MSM_GPIO_PINS(146); +DECLARE_MSM_GPIO_PINS(147); +DECLARE_MSM_GPIO_PINS(148); +DECLARE_MSM_GPIO_PINS(149); +DECLARE_MSM_GPIO_PINS(150); +DECLARE_MSM_GPIO_PINS(151); +DECLARE_MSM_GPIO_PINS(152); +DECLARE_MSM_GPIO_PINS(153); +DECLARE_MSM_GPIO_PINS(154); +DECLARE_MSM_GPIO_PINS(155); +DECLARE_MSM_GPIO_PINS(156); +DECLARE_MSM_GPIO_PINS(157); +DECLARE_MSM_GPIO_PINS(158); +DECLARE_MSM_GPIO_PINS(159); +DECLARE_MSM_GPIO_PINS(160); +DECLARE_MSM_GPIO_PINS(161); +DECLARE_MSM_GPIO_PINS(162); +DECLARE_MSM_GPIO_PINS(163); +DECLARE_MSM_GPIO_PINS(164); +DECLARE_MSM_GPIO_PINS(165); +DECLARE_MSM_GPIO_PINS(166); +DECLARE_MSM_GPIO_PINS(167); +DECLARE_MSM_GPIO_PINS(168); +DECLARE_MSM_GPIO_PINS(169); +DECLARE_MSM_GPIO_PINS(170); +DECLARE_MSM_GPIO_PINS(171); +DECLARE_MSM_GPIO_PINS(172); +DECLARE_MSM_GPIO_PINS(173); +DECLARE_MSM_GPIO_PINS(174); +DECLARE_MSM_GPIO_PINS(175); +DECLARE_MSM_GPIO_PINS(176); +DECLARE_MSM_GPIO_PINS(177); +DECLARE_MSM_GPIO_PINS(178); +DECLARE_MSM_GPIO_PINS(179); +DECLARE_MSM_GPIO_PINS(180); + +static const unsigned int ufs_reset_pins[] = { 181 }; + +enum nord_functions { + msm_mux_gpio, + msm_mux_aoss_cti, + msm_mux_atest_char0, + msm_mux_atest_char1, + msm_mux_atest_char2, + msm_mux_atest_char3, + msm_mux_atest_char_start, + msm_mux_atest_usb20, + msm_mux_atest_usb21, + msm_mux_aud_intfc0_clk, + msm_mux_aud_intfc0_data0, + msm_mux_aud_intfc0_data1, + msm_mux_aud_intfc0_data2, + msm_mux_aud_intfc0_data3, + msm_mux_aud_intfc0_data4, + msm_mux_aud_intfc0_data5, + msm_mux_aud_intfc0_data6, + msm_mux_aud_intfc0_data7, + msm_mux_aud_intfc0_ws, + msm_mux_aud_intfc10_clk, + msm_mux_aud_intfc10_data0, + msm_mux_aud_intfc10_data1, + msm_mux_aud_intfc10_ws, + msm_mux_aud_intfc1_clk, + msm_mux_aud_intfc1_data0, + msm_mux_aud_intfc1_data1, + msm_mux_aud_intfc1_data2, + msm_mux_aud_intfc1_data3, + msm_mux_aud_intfc1_data4, + msm_mux_aud_intfc1_data5, + msm_mux_aud_intfc1_data6, + msm_mux_aud_intfc1_data7, + msm_mux_aud_intfc1_ws, + msm_mux_aud_intfc2_clk, + msm_mux_aud_intfc2_data0, + msm_mux_aud_intfc2_data1, + msm_mux_aud_intfc2_data2, + msm_mux_aud_intfc2_data3, + msm_mux_aud_intfc2_ws, + msm_mux_aud_intfc3_clk, + msm_mux_aud_intfc3_data0, + msm_mux_aud_intfc3_data1, + msm_mux_aud_intfc3_ws, + msm_mux_aud_intfc4_clk, + msm_mux_aud_intfc4_data0, + msm_mux_aud_intfc4_data1, + msm_mux_aud_intfc4_ws, + msm_mux_aud_intfc5_clk, + msm_mux_aud_intfc5_data0, + msm_mux_aud_intfc5_data1, + msm_mux_aud_intfc5_ws, + msm_mux_aud_intfc6_clk, + msm_mux_aud_intfc6_data0, + msm_mux_aud_intfc6_data1, + msm_mux_aud_intfc6_ws, + msm_mux_aud_intfc7_clk, + msm_mux_aud_intfc7_data0, + msm_mux_aud_intfc7_data1, + msm_mux_aud_intfc7_ws, + msm_mux_aud_intfc8_clk, + msm_mux_aud_intfc8_data0, + msm_mux_aud_intfc8_data1, + msm_mux_aud_intfc8_ws, + msm_mux_aud_intfc9_clk, + msm_mux_aud_intfc9_data0, + msm_mux_aud_intfc9_ws, + msm_mux_aud_mclk0_mira, + msm_mux_aud_mclk0_mirb, + msm_mux_aud_mclk1_mira, + msm_mux_aud_mclk1_mirb, + msm_mux_aud_mclk2_mira, + msm_mux_aud_mclk2_mirb, + msm_mux_aud_refclk0, + msm_mux_aud_refclk1, + msm_mux_bist_done, + msm_mux_ccu_async_in0, + msm_mux_ccu_async_in1, + msm_mux_ccu_async_in2, + msm_mux_ccu_async_in3, + msm_mux_ccu_async_in4, + msm_mux_ccu_async_in5, + msm_mux_ccu_i2c_scl0, + msm_mux_ccu_i2c_scl1, + msm_mux_ccu_i2c_scl2, + msm_mux_ccu_i2c_scl3, + msm_mux_ccu_i2c_scl4, + msm_mux_ccu_i2c_scl5, + msm_mux_ccu_i2c_scl6, + msm_mux_ccu_i2c_scl7, + msm_mux_ccu_i2c_scl8, + msm_mux_ccu_i2c_scl9, + msm_mux_ccu_i2c_sda0, + msm_mux_ccu_i2c_sda1, + msm_mux_ccu_i2c_sda2, + msm_mux_ccu_i2c_sda3, + msm_mux_ccu_i2c_sda4, + msm_mux_ccu_i2c_sda5, + msm_mux_ccu_i2c_sda6, + msm_mux_ccu_i2c_sda7, + msm_mux_ccu_i2c_sda8, + msm_mux_ccu_i2c_sda9, + msm_mux_ccu_timer0, + msm_mux_ccu_timer1, + msm_mux_ccu_timer10, + msm_mux_ccu_timer11, + msm_mux_ccu_timer12, + msm_mux_ccu_timer13, + msm_mux_ccu_timer14, + msm_mux_ccu_timer15, + msm_mux_ccu_timer2, + msm_mux_ccu_timer3, + msm_mux_ccu_timer4, + msm_mux_ccu_timer5, + msm_mux_ccu_timer6, + msm_mux_ccu_timer7, + msm_mux_ccu_timer8, + msm_mux_ccu_timer9, + msm_mux_clink_debug, + msm_mux_dbg_out, + msm_mux_dbg_out_clk, + msm_mux_ddr_bist_complete, + msm_mux_ddr_bist_fail, + msm_mux_ddr_bist_start, + msm_mux_ddr_bist_stop, + msm_mux_ddr_pxi0, + msm_mux_ddr_pxi1, + msm_mux_ddr_pxi10, + msm_mux_ddr_pxi11, + msm_mux_ddr_pxi12, + msm_mux_ddr_pxi13, + msm_mux_ddr_pxi14, + msm_mux_ddr_pxi15, + msm_mux_ddr_pxi2, + msm_mux_ddr_pxi3, + msm_mux_ddr_pxi4, + msm_mux_ddr_pxi5, + msm_mux_ddr_pxi6, + msm_mux_ddr_pxi7, + msm_mux_ddr_pxi8, + msm_mux_ddr_pxi9, + msm_mux_dp_rx0, + msm_mux_dp_rx00, + msm_mux_dp_rx01, + msm_mux_dp_rx0_mute, + msm_mux_dp_rx1, + msm_mux_dp_rx10, + msm_mux_dp_rx11, + msm_mux_dp_rx1_mute, + msm_mux_edp0_hot, + msm_mux_edp0_lcd, + msm_mux_edp1_hot, + msm_mux_edp1_lcd, + msm_mux_edp2_hot, + msm_mux_edp2_lcd, + msm_mux_edp3_hot, + msm_mux_edp3_lcd, + msm_mux_emac0_mcg0, + msm_mux_emac0_mcg1, + msm_mux_emac0_mcg2, + msm_mux_emac0_mcg3, + msm_mux_emac0_mdc, + msm_mux_emac0_mdio, + msm_mux_emac0_ptp, + msm_mux_emac1_mcg0, + msm_mux_emac1_mcg1, + msm_mux_emac1_mcg2, + msm_mux_emac1_mcg3, + msm_mux_emac1_mdc, + msm_mux_emac1_mdio, + msm_mux_emac1_ptp, + msm_mux_gcc_gp1_clk, + msm_mux_gcc_gp2_clk, + msm_mux_gcc_gp3_clk, + msm_mux_gcc_gp4_clk, + msm_mux_gcc_gp5_clk, + msm_mux_gcc_gp6_clk, + msm_mux_gcc_gp7_clk, + msm_mux_gcc_gp8_clk, + msm_mux_jitter_bist, + msm_mux_lbist_pass, + msm_mux_mbist_pass, + msm_mux_mdp0_vsync0_out, + msm_mux_mdp0_vsync10_out, + msm_mux_mdp0_vsync1_out, + msm_mux_mdp0_vsync2_out, + msm_mux_mdp0_vsync3_out, + msm_mux_mdp0_vsync4_out, + msm_mux_mdp0_vsync5_out, + msm_mux_mdp0_vsync6_out, + msm_mux_mdp0_vsync7_out, + msm_mux_mdp0_vsync8_out, + msm_mux_mdp0_vsync9_out, + msm_mux_mdp1_vsync0_out, + msm_mux_mdp1_vsync10_out, + msm_mux_mdp1_vsync1_out, + msm_mux_mdp1_vsync2_out, + msm_mux_mdp1_vsync3_out, + msm_mux_mdp1_vsync4_out, + msm_mux_mdp1_vsync5_out, + msm_mux_mdp1_vsync6_out, + msm_mux_mdp1_vsync7_out, + msm_mux_mdp1_vsync8_out, + msm_mux_mdp1_vsync9_out, + msm_mux_mdp_vsync_e, + msm_mux_mdp_vsync_p, + msm_mux_mdp_vsync_s, + msm_mux_pcie0_clk_req_n, + msm_mux_pcie1_clk_req_n, + msm_mux_pcie2_clk_req_n, + msm_mux_pcie3_clk_req_n, + msm_mux_phase_flag0, + msm_mux_phase_flag1, + msm_mux_phase_flag10, + msm_mux_phase_flag11, + msm_mux_phase_flag12, + msm_mux_phase_flag13, + msm_mux_phase_flag14, + msm_mux_phase_flag15, + msm_mux_phase_flag16, + msm_mux_phase_flag17, + msm_mux_phase_flag18, + msm_mux_phase_flag19, + msm_mux_phase_flag2, + msm_mux_phase_flag20, + msm_mux_phase_flag21, + msm_mux_phase_flag22, + msm_mux_phase_flag23, + msm_mux_phase_flag24, + msm_mux_phase_flag25, + msm_mux_phase_flag26, + msm_mux_phase_flag27, + msm_mux_phase_flag28, + msm_mux_phase_flag29, + msm_mux_phase_flag3, + msm_mux_phase_flag30, + msm_mux_phase_flag31, + msm_mux_phase_flag4, + msm_mux_phase_flag5, + msm_mux_phase_flag6, + msm_mux_phase_flag7, + msm_mux_phase_flag8, + msm_mux_phase_flag9, + msm_mux_pll_bist_sync, + msm_mux_pll_clk_aux, + msm_mux_prng_rosc0, + msm_mux_prng_rosc1, + msm_mux_pwrbrk_i_n, + msm_mux_qdss_cti, + msm_mux_qdss_gpio, + msm_mux_qdss_gpio0, + msm_mux_qdss_gpio1, + msm_mux_qdss_gpio10, + msm_mux_qdss_gpio11, + msm_mux_qdss_gpio12, + msm_mux_qdss_gpio13, + msm_mux_qdss_gpio14, + msm_mux_qdss_gpio15, + msm_mux_qdss_gpio2, + msm_mux_qdss_gpio3, + msm_mux_qdss_gpio4, + msm_mux_qdss_gpio5, + msm_mux_qdss_gpio6, + msm_mux_qdss_gpio7, + msm_mux_qdss_gpio8, + msm_mux_qdss_gpio9, + msm_mux_qspi0, + msm_mux_qspi1, + msm_mux_qspi2, + msm_mux_qspi3, + msm_mux_qspi_clk, + msm_mux_qspi_cs0_n, + msm_mux_qspi_cs1_n, + msm_mux_qup0_se0, + msm_mux_qup0_se1, + msm_mux_qup0_se2, + msm_mux_qup0_se3, + msm_mux_qup0_se4, + msm_mux_qup0_se5, + msm_mux_qup1_se0, + msm_mux_qup1_se1, + msm_mux_qup1_se2, + msm_mux_qup1_se3, + msm_mux_qup1_se4, + msm_mux_qup1_se5, + msm_mux_qup1_se6, + msm_mux_qup2_se0, + msm_mux_qup2_se1, + msm_mux_qup2_se2, + msm_mux_qup2_se3, + msm_mux_qup2_se4, + msm_mux_qup2_se5, + msm_mux_qup2_se6, + msm_mux_qup3_se0_mira, + msm_mux_qup3_se0_mirb, + msm_mux_sailss_ospi, + msm_mux_sdc4_clk, + msm_mux_sdc4_cmd, + msm_mux_sdc4_data, + msm_mux_smb_alert, + msm_mux_smb_alert_n, + msm_mux_smb_clk, + msm_mux_smb_dat, + msm_mux_tb_trig_sdc4, + msm_mux_tmess_prng0, + msm_mux_tmess_prng1, + msm_mux_tsc_timer0, + msm_mux_tsc_timer1, + msm_mux_tsc_timer2, + msm_mux_tsc_timer3, + msm_mux_tsc_timer4, + msm_mux_tsc_timer5, + msm_mux_tsc_timer6, + msm_mux_tsc_timer7, + msm_mux_tsc_timer8, + msm_mux_tsc_timer9, + msm_mux_tsense_pwm1, + msm_mux_tsense_pwm2, + msm_mux_tsense_pwm3, + msm_mux_tsense_pwm4, + msm_mux_tsense_pwm5, + msm_mux_tsense_pwm6, + msm_mux_tsense_pwm7, + msm_mux_tsense_pwm8, + msm_mux_usb0_hs, + msm_mux_usb0_phy_ps, + msm_mux_usb1_hs, + msm_mux_usb1_phy_ps, + msm_mux_usb2_hs, + msm_mux_usxgmii0_phy, + msm_mux_usxgmii1_phy, + msm_mux_vsense_trigger_mirnat, + msm_mux_wcn_sw, + msm_mux_wcn_sw_ctrl, + msm_mux__, +}; + +static const char *const gpio_groups[] = { + "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", + "gpio6", "gpio7", "gpio8", "gpio9", "gpio10", "gpio11", + "gpio12", "gpio13", "gpio14", "gpio15", "gpio16", "gpio17", + "gpio18", "gpio19", "gpio20", "gpio21", "gpio22", "gpio23", + "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29", + "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", + "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", + "gpio42", "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", + "gpio48", "gpio49", "gpio50", "gpio51", "gpio52", "gpio53", + "gpio54", "gpio55", "gpio56", "gpio57", "gpio58", "gpio59", + "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65", + "gpio66", "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", + "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77", + "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", + "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", + "gpio90", "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", + "gpio96", "gpio97", "gpio98", "gpio99", "gpio100", "gpio101", + "gpio102", "gpio103", "gpio104", "gpio105", "gpio106", "gpio107", + "gpio108", "gpio109", "gpio110", "gpio111", "gpio112", "gpio113", + "gpio114", "gpio115", "gpio116", "gpio117", "gpio118", "gpio119", + "gpio120", "gpio121", "gpio122", "gpio123", "gpio124", "gpio125", + "gpio126", "gpio127", "gpio128", "gpio129", "gpio130", "gpio131", + "gpio132", "gpio133", "gpio134", "gpio135", "gpio136", "gpio137", + "gpio138", "gpio139", "gpio140", "gpio141", "gpio142", "gpio143", + "gpio144", "gpio145", "gpio146", "gpio147", "gpio148", "gpio149", + "gpio150", "gpio151", "gpio152", "gpio153", "gpio154", "gpio155", + "gpio156", "gpio157", "gpio158", "gpio159", "gpio160", "gpio161", + "gpio162", "gpio163", "gpio164", "gpio165", "gpio166", "gpio167", + "gpio168", "gpio169", "gpio170", "gpio171", "gpio172", "gpio173", + "gpio174", "gpio175", "gpio176", "gpio177", "gpio178", "gpio179", + "gpio180", +}; + +static const char *const aoss_cti_groups[] = { + "gpio83", + "gpio84", + "gpio85", + "gpio86", +}; + +static const char *const atest_char0_groups[] = { + "gpio177", +}; + +static const char *const atest_char1_groups[] = { + "gpio178", +}; + +static const char *const atest_char2_groups[] = { + "gpio179", +}; + +static const char *const atest_char3_groups[] = { + "gpio180", +}; + +static const char *const atest_char_start_groups[] = { + "gpio176", +}; + +static const char *const atest_usb20_groups[] = { + "gpio126", + "gpio128", + "gpio130", +}; + +static const char *const atest_usb21_groups[] = { + "gpio127", + "gpio129", + "gpio131", +}; + +static const char *const aud_intfc0_clk_groups[] = { + "gpio57", +}; + +static const char *const aud_intfc0_data0_groups[] = { + "gpio59", +}; + +static const char *const aud_intfc0_data1_groups[] = { + "gpio60", +}; + +static const char *const aud_intfc0_data2_groups[] = { + "gpio61", +}; + +static const char *const aud_intfc0_data3_groups[] = { + "gpio62", +}; + +static const char *const aud_intfc0_data4_groups[] = { + "gpio63", +}; + +static const char *const aud_intfc0_data5_groups[] = { + "gpio64", +}; + +static const char *const aud_intfc0_data6_groups[] = { + "gpio65", +}; + +static const char *const aud_intfc0_data7_groups[] = { + "gpio66", +}; + +static const char *const aud_intfc0_ws_groups[] = { + "gpio58", +}; + +static const char *const aud_intfc10_clk_groups[] = { + "gpio61", +}; + +static const char *const aud_intfc10_data0_groups[] = { + "gpio81", +}; + +static const char *const aud_intfc10_data1_groups[] = { + "gpio82", +}; + +static const char *const aud_intfc10_ws_groups[] = { + "gpio62", +}; + +static const char *const aud_intfc1_clk_groups[] = { + "gpio67", +}; + +static const char *const aud_intfc1_data0_groups[] = { + "gpio69", +}; + +static const char *const aud_intfc1_data1_groups[] = { + "gpio70", +}; + +static const char *const aud_intfc1_data2_groups[] = { + "gpio71", +}; + +static const char *const aud_intfc1_data3_groups[] = { + "gpio72", +}; + +static const char *const aud_intfc1_data4_groups[] = { + "gpio73", +}; + +static const char *const aud_intfc1_data5_groups[] = { + "gpio74", +}; + +static const char *const aud_intfc1_data6_groups[] = { + "gpio75", +}; + +static const char *const aud_intfc1_data7_groups[] = { + "gpio76", +}; + +static const char *const aud_intfc1_ws_groups[] = { + "gpio68", +}; + +static const char *const aud_intfc2_clk_groups[] = { + "gpio77", +}; + +static const char *const aud_intfc2_data0_groups[] = { + "gpio79", +}; + +static const char *const aud_intfc2_data1_groups[] = { + "gpio80", +}; + +static const char *const aud_intfc2_data2_groups[] = { + "gpio81", +}; + +static const char *const aud_intfc2_data3_groups[] = { + "gpio82", +}; + +static const char *const aud_intfc2_ws_groups[] = { + "gpio78", +}; + +static const char *const aud_intfc3_clk_groups[] = { + "gpio83", +}; + +static const char *const aud_intfc3_data0_groups[] = { + "gpio85", +}; + +static const char *const aud_intfc3_data1_groups[] = { + "gpio86", +}; + +static const char *const aud_intfc3_ws_groups[] = { + "gpio84", +}; + +static const char *const aud_intfc4_clk_groups[] = { + "gpio87", +}; + +static const char *const aud_intfc4_data0_groups[] = { + "gpio89", +}; + +static const char *const aud_intfc4_data1_groups[] = { + "gpio90", +}; + +static const char *const aud_intfc4_ws_groups[] = { + "gpio88", +}; + +static const char *const aud_intfc5_clk_groups[] = { + "gpio91", +}; + +static const char *const aud_intfc5_data0_groups[] = { + "gpio93", +}; + +static const char *const aud_intfc5_data1_groups[] = { + "gpio94", +}; + +static const char *const aud_intfc5_ws_groups[] = { + "gpio92", +}; + +static const char *const aud_intfc6_clk_groups[] = { + "gpio95", +}; + +static const char *const aud_intfc6_data0_groups[] = { + "gpio97", +}; + +static const char *const aud_intfc6_data1_groups[] = { + "gpio98", +}; + +static const char *const aud_intfc6_ws_groups[] = { + "gpio96", +}; + +static const char *const aud_intfc7_clk_groups[] = { + "gpio63", +}; + +static const char *const aud_intfc7_data0_groups[] = { + "gpio65", +}; + +static const char *const aud_intfc7_data1_groups[] = { + "gpio66", +}; + +static const char *const aud_intfc7_ws_groups[] = { + "gpio64", +}; + +static const char *const aud_intfc8_clk_groups[] = { + "gpio73", +}; + +static const char *const aud_intfc8_data0_groups[] = { + "gpio75", +}; + +static const char *const aud_intfc8_data1_groups[] = { + "gpio76", +}; + +static const char *const aud_intfc8_ws_groups[] = { + "gpio74", +}; + +static const char *const aud_intfc9_clk_groups[] = { + "gpio70", +}; + +static const char *const aud_intfc9_data0_groups[] = { + "gpio72", +}; + +static const char *const aud_intfc9_ws_groups[] = { + "gpio71", +}; + +static const char *const aud_mclk0_mira_groups[] = { + "gpio99", +}; + +static const char *const aud_mclk0_mirb_groups[] = { + "gpio86", +}; + +static const char *const aud_mclk1_mira_groups[] = { + "gpio100", +}; + +static const char *const aud_mclk1_mirb_groups[] = { + "gpio90", +}; + +static const char *const aud_mclk2_mira_groups[] = { + "gpio101", +}; + +static const char *const aud_mclk2_mirb_groups[] = { + "gpio94", +}; + +static const char *const aud_refclk0_groups[] = { + "gpio100", +}; + +static const char *const aud_refclk1_groups[] = { + "gpio101", +}; + +static const char *const bist_done_groups[] = { + "gpio168", +}; + +static const char *const ccu_async_in0_groups[] = { + "gpio176", +}; + +static const char *const ccu_async_in1_groups[] = { + "gpio177", +}; + +static const char *const ccu_async_in2_groups[] = { + "gpio178", +}; + +static const char *const ccu_async_in3_groups[] = { + "gpio179", +}; + +static const char *const ccu_async_in4_groups[] = { + "gpio180", +}; + +static const char *const ccu_async_in5_groups[] = { + "gpio45", +}; + +static const char *const ccu_i2c_scl0_groups[] = { + "gpio16", +}; + +static const char *const ccu_i2c_scl1_groups[] = { + "gpio18", +}; + +static const char *const ccu_i2c_scl2_groups[] = { + "gpio20", +}; + +static const char *const ccu_i2c_scl3_groups[] = { + "gpio22", +}; + +static const char *const ccu_i2c_scl4_groups[] = { + "gpio24", +}; + +static const char *const ccu_i2c_scl5_groups[] = { + "gpio114", +}; + +static const char *const ccu_i2c_scl6_groups[] = { + "gpio116", +}; + +static const char *const ccu_i2c_scl7_groups[] = { + "gpio126", +}; + +static const char *const ccu_i2c_scl8_groups[] = { + "gpio130", +}; + +static const char *const ccu_i2c_scl9_groups[] = { + "gpio132", +}; + +static const char *const ccu_i2c_sda0_groups[] = { + "gpio15", +}; + +static const char *const ccu_i2c_sda1_groups[] = { + "gpio17", +}; + +static const char *const ccu_i2c_sda2_groups[] = { + "gpio19", +}; + +static const char *const ccu_i2c_sda3_groups[] = { + "gpio21", +}; + +static const char *const ccu_i2c_sda4_groups[] = { + "gpio23", +}; + +static const char *const ccu_i2c_sda5_groups[] = { + "gpio113", +}; + +static const char *const ccu_i2c_sda6_groups[] = { + "gpio115", +}; + +static const char *const ccu_i2c_sda7_groups[] = { + "gpio125", +}; + +static const char *const ccu_i2c_sda8_groups[] = { + "gpio129", +}; + +static const char *const ccu_i2c_sda9_groups[] = { + "gpio131", +}; + +static const char *const ccu_timer0_groups[] = { + "gpio25", +}; + +static const char *const ccu_timer1_groups[] = { + "gpio26", +}; + +static const char *const ccu_timer10_groups[] = { + "gpio143", +}; + +static const char *const ccu_timer11_groups[] = { + "gpio144", +}; + +static const char *const ccu_timer12_groups[] = { + "gpio150", +}; + +static const char *const ccu_timer13_groups[] = { + "gpio151", +}; + +static const char *const ccu_timer14_groups[] = { + "gpio152", +}; + +static const char *const ccu_timer15_groups[] = { + "gpio153", +}; + +static const char *const ccu_timer2_groups[] = { + "gpio27", +}; + +static const char *const ccu_timer3_groups[] = { + "gpio28", +}; + +static const char *const ccu_timer4_groups[] = { + "gpio29", +}; + +static const char *const ccu_timer5_groups[] = { + "gpio30", +}; + +static const char *const ccu_timer6_groups[] = { + "gpio31", +}; + +static const char *const ccu_timer7_groups[] = { + "gpio32", +}; + +static const char *const ccu_timer8_groups[] = { + "gpio33", +}; + +static const char *const ccu_timer9_groups[] = { + "gpio34", +}; + +static const char *const clink_debug_groups[] = { + "gpio12", "gpio13", "gpio14", "gpio51", + "gpio52", "gpio53", "gpio54", "gpio55", +}; + +static const char *const dbg_out_groups[] = { + "gpio113", +}; + +static const char *const dbg_out_clk_groups[] = { + "gpio165", +}; + +static const char *const ddr_bist_complete_groups[] = { + "gpio37", +}; + +static const char *const ddr_bist_fail_groups[] = { + "gpio39", +}; + +static const char *const ddr_bist_start_groups[] = { + "gpio36", +}; + +static const char *const ddr_bist_stop_groups[] = { + "gpio38", +}; + +static const char *const ddr_pxi0_groups[] = { + "gpio99", + "gpio100", +}; + +static const char *const ddr_pxi1_groups[] = { + "gpio109", + "gpio110", +}; + +static const char *const ddr_pxi10_groups[] = { + "gpio130", + "gpio131", +}; + +static const char *const ddr_pxi11_groups[] = { + "gpio132", + "gpio133", +}; + +static const char *const ddr_pxi12_groups[] = { + "gpio134", + "gpio135", +}; + +static const char *const ddr_pxi13_groups[] = { + "gpio136", + "gpio137", +}; + +static const char *const ddr_pxi14_groups[] = { + "gpio138", + "gpio139", +}; + +static const char *const ddr_pxi15_groups[] = { + "gpio162", + "gpio163", +}; + +static const char *const ddr_pxi2_groups[] = { + "gpio113", + "gpio114", +}; + +static const char *const ddr_pxi3_groups[] = { + "gpio115", + "gpio116", +}; + +static const char *const ddr_pxi4_groups[] = { + "gpio117", + "gpio118", +}; + +static const char *const ddr_pxi5_groups[] = { + "gpio164", + "gpio165", +}; + +static const char *const ddr_pxi6_groups[] = { + "gpio119", + "gpio120", +}; + +static const char *const ddr_pxi7_groups[] = { + "gpio121", + "gpio122", +}; + +static const char *const ddr_pxi8_groups[] = { + "gpio126", + "gpio127", +}; + +static const char *const ddr_pxi9_groups[] = { + "gpio128", + "gpio129", +}; + +static const char *const dp_rx0_groups[] = { + "gpio55", "gpio83", "gpio84", "gpio85", "gpio86", + "gpio88", "gpio89", "gpio137", "gpio138", +}; + +static const char *const dp_rx00_groups[] = { + "gpio99", +}; + +static const char *const dp_rx01_groups[] = { + "gpio100", +}; + +static const char *const dp_rx0_mute_groups[] = { + "gpio35", +}; + +static const char *const dp_rx1_groups[] = { + "gpio56", "gpio92", "gpio93", "gpio95", "gpio96", + "gpio97", "gpio98", "gpio158", "gpio159", +}; + +static const char *const dp_rx10_groups[] = { + "gpio121", +}; + +static const char *const dp_rx11_groups[] = { + "gpio122", +}; + +static const char *const dp_rx1_mute_groups[] = { + "gpio36", +}; + +static const char *const edp0_hot_groups[] = { + "gpio51", +}; + +static const char *const edp0_lcd_groups[] = { + "gpio47", +}; + +static const char *const edp1_hot_groups[] = { + "gpio52", +}; + +static const char *const edp1_lcd_groups[] = { + "gpio48", +}; + +static const char *const edp2_hot_groups[] = { + "gpio53", +}; + +static const char *const edp2_lcd_groups[] = { + "gpio49", +}; + +static const char *const edp3_hot_groups[] = { + "gpio54", +}; + +static const char *const edp3_lcd_groups[] = { + "gpio50", +}; + +static const char *const emac0_mcg0_groups[] = { + "gpio16", +}; + +static const char *const emac0_mcg1_groups[] = { + "gpio17", +}; + +static const char *const emac0_mcg2_groups[] = { + "gpio18", +}; + +static const char *const emac0_mcg3_groups[] = { + "gpio19", +}; + +static const char *const emac0_mdc_groups[] = { + "gpio47", +}; + +static const char *const emac0_mdio_groups[] = { + "gpio48", +}; + +static const char *const emac0_ptp_groups[] = { + "gpio133", "gpio134", "gpio135", "gpio136", + "gpio139", "gpio140", "gpio141", "gpio142", +}; + +static const char *const emac1_mcg0_groups[] = { + "gpio20", +}; + +static const char *const emac1_mcg1_groups[] = { + "gpio21", +}; + +static const char *const emac1_mcg2_groups[] = { + "gpio22", +}; + +static const char *const emac1_mcg3_groups[] = { + "gpio23", +}; + +static const char *const emac1_mdc_groups[] = { + "gpio49", +}; + +static const char *const emac1_mdio_groups[] = { + "gpio50", +}; + +static const char *const emac1_ptp_groups[] = { + "gpio37", "gpio38", "gpio39", "gpio40", + "gpio41", "gpio42", "gpio43", "gpio44", +}; + +static const char *const gcc_gp1_clk_groups[] = { + "gpio51", +}; + +static const char *const gcc_gp2_clk_groups[] = { + "gpio52", +}; + +static const char *const gcc_gp3_clk_groups[] = { + "gpio42", +}; + +static const char *const gcc_gp4_clk_groups[] = { + "gpio43", +}; + +static const char *const gcc_gp5_clk_groups[] = { + "gpio105", +}; + +static const char *const gcc_gp6_clk_groups[] = { + "gpio106", +}; + +static const char *const gcc_gp7_clk_groups[] = { + "gpio13", +}; + +static const char *const gcc_gp8_clk_groups[] = { + "gpio14", +}; + +static const char *const jitter_bist_groups[] = { + "gpio123", + "gpio138", +}; + +static const char *const lbist_pass_groups[] = { + "gpio121", +}; + +static const char *const mbist_pass_groups[] = { + "gpio122", +}; + +static const char *const mdp0_vsync0_out_groups[] = { + "gpio113", +}; + +static const char *const mdp0_vsync10_out_groups[] = { + "gpio143", +}; + +static const char *const mdp0_vsync1_out_groups[] = { + "gpio114", +}; + +static const char *const mdp0_vsync2_out_groups[] = { + "gpio115", +}; + +static const char *const mdp0_vsync3_out_groups[] = { + "gpio116", +}; + +static const char *const mdp0_vsync4_out_groups[] = { + "gpio121", +}; + +static const char *const mdp0_vsync5_out_groups[] = { + "gpio122", +}; + +static const char *const mdp0_vsync6_out_groups[] = { + "gpio139", +}; + +static const char *const mdp0_vsync7_out_groups[] = { + "gpio140", +}; + +static const char *const mdp0_vsync8_out_groups[] = { + "gpio141", +}; + +static const char *const mdp0_vsync9_out_groups[] = { + "gpio142", +}; + +static const char *const mdp1_vsync0_out_groups[] = { + "gpio123", +}; + +static const char *const mdp1_vsync10_out_groups[] = { + "gpio135", +}; + +static const char *const mdp1_vsync1_out_groups[] = { + "gpio124", +}; + +static const char *const mdp1_vsync2_out_groups[] = { + "gpio125", +}; + +static const char *const mdp1_vsync3_out_groups[] = { + "gpio126", +}; + +static const char *const mdp1_vsync4_out_groups[] = { + "gpio129", +}; + +static const char *const mdp1_vsync5_out_groups[] = { + "gpio130", +}; + +static const char *const mdp1_vsync6_out_groups[] = { + "gpio131", +}; + +static const char *const mdp1_vsync7_out_groups[] = { + "gpio132", +}; + +static const char *const mdp1_vsync8_out_groups[] = { + "gpio133", +}; + +static const char *const mdp1_vsync9_out_groups[] = { + "gpio134", +}; + +static const char *const mdp_vsync_e_groups[] = { + "gpio109", +}; + +static const char *const mdp_vsync_p_groups[] = { + "gpio110", +}; + +static const char *const mdp_vsync_s_groups[] = { + "gpio144", +}; + +static const char *const pcie0_clk_req_n_groups[] = { + "gpio1", +}; + +static const char *const pcie1_clk_req_n_groups[] = { + "gpio4", +}; + +static const char *const pcie2_clk_req_n_groups[] = { + "gpio7", +}; + +static const char *const pcie3_clk_req_n_groups[] = { + "gpio10", +}; + +static const char *const phase_flag0_groups[] = { + "gpio98", +}; + +static const char *const phase_flag1_groups[] = { + "gpio82", +}; + +static const char *const phase_flag10_groups[] = { + "gpio90", +}; + +static const char *const phase_flag11_groups[] = { + "gpio91", +}; + +static const char *const phase_flag12_groups[] = { + "gpio92", +}; + +static const char *const phase_flag13_groups[] = { + "gpio93", +}; + +static const char *const phase_flag14_groups[] = { + "gpio94", +}; + +static const char *const phase_flag15_groups[] = { + "gpio95", +}; + +static const char *const phase_flag16_groups[] = { + "gpio96", +}; + +static const char *const phase_flag17_groups[] = { + "gpio101", +}; + +static const char *const phase_flag18_groups[] = { + "gpio67", +}; + +static const char *const phase_flag19_groups[] = { + "gpio68", +}; + +static const char *const phase_flag2_groups[] = { + "gpio81", +}; + +static const char *const phase_flag20_groups[] = { + "gpio69", +}; + +static const char *const phase_flag21_groups[] = { + "gpio70", +}; + +static const char *const phase_flag22_groups[] = { + "gpio71", +}; + +static const char *const phase_flag23_groups[] = { + "gpio72", +}; + +static const char *const phase_flag24_groups[] = { + "gpio73", +}; + +static const char *const phase_flag25_groups[] = { + "gpio74", +}; + +static const char *const phase_flag26_groups[] = { + "gpio75", +}; + +static const char *const phase_flag27_groups[] = { + "gpio76", +}; + +static const char *const phase_flag28_groups[] = { + "gpio83", +}; + +static const char *const phase_flag29_groups[] = { + "gpio84", +}; + +static const char *const phase_flag3_groups[] = { + "gpio80", +}; + +static const char *const phase_flag30_groups[] = { + "gpio85", +}; + +static const char *const phase_flag31_groups[] = { + "gpio86", +}; + +static const char *const phase_flag4_groups[] = { + "gpio79", +}; + +static const char *const phase_flag5_groups[] = { + "gpio78", +}; + +static const char *const phase_flag6_groups[] = { + "gpio77", +}; + +static const char *const phase_flag7_groups[] = { + "gpio87", +}; + +static const char *const phase_flag8_groups[] = { + "gpio88", +}; + +static const char *const phase_flag9_groups[] = { + "gpio89", +}; + +static const char *const pll_bist_sync_groups[] = { + "gpio176", +}; + +static const char *const pll_clk_aux_groups[] = { + "gpio100", +}; + +static const char *const prng_rosc0_groups[] = { + "gpio117", +}; + +static const char *const prng_rosc1_groups[] = { + "gpio118", +}; + +static const char *const pwrbrk_i_n_groups[] = { + "gpio167", +}; + +static const char *const qdss_cti_groups[] = { + "gpio41", "gpio42", "gpio110", "gpio138", + "gpio142", "gpio144", "gpio162", "gpio163", +}; + +static const char *const qdss_gpio_groups[] = { + "gpio75", + "gpio76", + "gpio93", + "gpio108", +}; + +static const char *const qdss_gpio0_groups[] = { + "gpio67", + "gpio85", +}; + +static const char *const qdss_gpio1_groups[] = { + "gpio68", + "gpio86", +}; + +static const char *const qdss_gpio10_groups[] = { + "gpio79", + "gpio96", +}; + +static const char *const qdss_gpio11_groups[] = { + "gpio80", + "gpio97", +}; + +static const char *const qdss_gpio12_groups[] = { + "gpio81", + "gpio98", +}; + +static const char *const qdss_gpio13_groups[] = { + "gpio82", + "gpio99", +}; + +static const char *const qdss_gpio14_groups[] = { + "gpio83", + "gpio100", +}; + +static const char *const qdss_gpio15_groups[] = { + "gpio84", + "gpio101", +}; + +static const char *const qdss_gpio2_groups[] = { + "gpio69", + "gpio87", +}; + +static const char *const qdss_gpio3_groups[] = { + "gpio70", + "gpio88", +}; + +static const char *const qdss_gpio4_groups[] = { + "gpio71", + "gpio89", +}; + +static const char *const qdss_gpio5_groups[] = { + "gpio72", + "gpio90", +}; + +static const char *const qdss_gpio6_groups[] = { + "gpio73", + "gpio91", +}; + +static const char *const qdss_gpio7_groups[] = { + "gpio74", + "gpio92", +}; + +static const char *const qdss_gpio8_groups[] = { + "gpio77", + "gpio94", +}; + +static const char *const qdss_gpio9_groups[] = { + "gpio78", + "gpio95", +}; + +static const char *const qspi0_groups[] = { + "gpio102", +}; + +static const char *const qspi1_groups[] = { + "gpio103", +}; + +static const char *const qspi2_groups[] = { + "gpio106", +}; + +static const char *const qspi3_groups[] = { + "gpio107", +}; + +static const char *const qspi_clk_groups[] = { + "gpio104", +}; + +static const char *const qspi_cs0_n_groups[] = { + "gpio105", +}; + +static const char *const qspi_cs1_n_groups[] = { + "gpio108", +}; + +static const char *const qup0_se0_groups[] = { + "gpio109", "gpio110", "gpio111", "gpio112", +}; + +static const char *const qup0_se1_groups[] = { + "gpio109", "gpio110", "gpio111", "gpio112", +}; + +static const char *const qup0_se2_groups[] = { + "gpio113", "gpio114", "gpio115", "gpio116", +}; + +static const char *const qup0_se3_groups[] = { + "gpio113", "gpio114", "gpio115", "gpio116", +}; + +static const char *const qup0_se4_groups[] = { + "gpio117", "gpio118", "gpio119", "gpio120", +}; + +static const char *const qup0_se5_groups[] = { + "gpio109", "gpio110", "gpio121", "gpio122", +}; + +static const char *const qup1_se0_groups[] = { + "gpio123", "gpio124", "gpio125", "gpio126", +}; + +static const char *const qup1_se1_groups[] = { + "gpio123", "gpio124", "gpio125", "gpio126", +}; + +static const char *const qup1_se2_groups[] = { + "gpio127", "gpio128", "gpio129", "gpio130", +}; + +static const char *const qup1_se3_groups[] = { + "gpio129", "gpio130", +}; + +static const char *const qup1_se4_groups[] = { + "gpio131", "gpio132", "gpio137", "gpio138", +}; + +static const char *const qup1_se5_groups[] = { + "gpio133", "gpio134", "gpio135", "gpio136", +}; + +static const char *const qup1_se6_groups[] = { + "gpio131", "gpio132", "gpio137", "gpio138", +}; + +static const char *const qup2_se0_groups[] = { + "gpio139", "gpio140", "gpio141", "gpio142", +}; + +static const char *const qup2_se1_groups[] = { + "gpio143", "gpio144", "gpio154", "gpio155", +}; + +static const char *const qup2_se2_groups[] = { + "gpio145", "gpio146", "gpio147", "gpio148", "gpio149", +}; + +static const char *const qup2_se3_groups[] = { + "gpio150", "gpio151", "gpio152", "gpio153", +}; + +static const char *const qup2_se4_groups[] = { + "gpio143", "gpio144", "gpio150", "gpio151", + "gpio152", "gpio154", "gpio155", +}; + +static const char *const qup2_se5_groups[] = { + "gpio156", "gpio157", "gpio158", "gpio159", +}; + +static const char *const qup2_se6_groups[] = { + "gpio156", "gpio157", "gpio158", "gpio159", +}; + +static const char *const qup3_se0_mira_groups[] = { + "gpio102", "gpio103", "gpio104", "gpio105", + "gpio106", "gpio107", "gpio108", +}; + +static const char *const qup3_se0_mirb_groups[] = { + "gpio102", "gpio103", +}; + +static const char *const sailss_ospi_groups[] = { + "gpio164", + "gpio165", +}; + +static const char *const sdc4_clk_groups[] = { + "gpio175", +}; + +static const char *const sdc4_cmd_groups[] = { + "gpio174", +}; + +static const char *const sdc4_data_groups[] = { + "gpio170", + "gpio171", + "gpio172", + "gpio173", +}; + +static const char *const smb_alert_groups[] = { + "gpio110", +}; + +static const char *const smb_alert_n_groups[] = { + "gpio109", +}; + +static const char *const smb_clk_groups[] = { + "gpio112", +}; + +static const char *const smb_dat_groups[] = { + "gpio111", +}; + +static const char *const tb_trig_sdc4_groups[] = { + "gpio169", +}; + +static const char *const tmess_prng0_groups[] = { + "gpio94", +}; + +static const char *const tmess_prng1_groups[] = { + "gpio95", +}; + +static const char *const tsc_timer0_groups[] = { + "gpio25", +}; + +static const char *const tsc_timer1_groups[] = { + "gpio26", +}; + +static const char *const tsc_timer2_groups[] = { + "gpio27", +}; + +static const char *const tsc_timer3_groups[] = { + "gpio28", +}; + +static const char *const tsc_timer4_groups[] = { + "gpio29", +}; + +static const char *const tsc_timer5_groups[] = { + "gpio30", +}; + +static const char *const tsc_timer6_groups[] = { + "gpio31", +}; + +static const char *const tsc_timer7_groups[] = { + "gpio32", +}; + +static const char *const tsc_timer8_groups[] = { + "gpio33", +}; + +static const char *const tsc_timer9_groups[] = { + "gpio34", +}; + +static const char *const tsense_pwm1_groups[] = { + "gpio43", +}; + +static const char *const tsense_pwm2_groups[] = { + "gpio44", +}; + +static const char *const tsense_pwm3_groups[] = { + "gpio45", +}; + +static const char *const tsense_pwm4_groups[] = { + "gpio46", +}; + +static const char *const tsense_pwm5_groups[] = { + "gpio47", +}; + +static const char *const tsense_pwm6_groups[] = { + "gpio48", +}; + +static const char *const tsense_pwm7_groups[] = { + "gpio49", +}; + +static const char *const tsense_pwm8_groups[] = { + "gpio50", +}; + +static const char *const usb0_hs_groups[] = { + "gpio12", +}; + +static const char *const usb0_phy_ps_groups[] = { + "gpio164", +}; + +static const char *const usb1_hs_groups[] = { + "gpio13", +}; + +static const char *const usb1_phy_ps_groups[] = { + "gpio165", +}; + +static const char *const usb2_hs_groups[] = { + "gpio14", +}; + +static const char *const usxgmii0_phy_groups[] = { + "gpio45", +}; + +static const char *const usxgmii1_phy_groups[] = { + "gpio46", +}; + +static const char *const vsense_trigger_mirnat_groups[] = { + "gpio132", +}; + +static const char *const wcn_sw_groups[] = { + "gpio161", +}; + +static const char *const wcn_sw_ctrl_groups[] = { + "gpio160", +}; + +static const struct pinfunction nord_functions[] = { + MSM_GPIO_PIN_FUNCTION(gpio), + MSM_PIN_FUNCTION(aoss_cti), + MSM_PIN_FUNCTION(atest_char0), + MSM_PIN_FUNCTION(atest_char1), + MSM_PIN_FUNCTION(atest_char2), + MSM_PIN_FUNCTION(atest_char3), + MSM_PIN_FUNCTION(atest_char_start), + MSM_PIN_FUNCTION(atest_usb20), + MSM_PIN_FUNCTION(atest_usb21), + MSM_PIN_FUNCTION(aud_intfc0_clk), + MSM_PIN_FUNCTION(aud_intfc0_data0), + MSM_PIN_FUNCTION(aud_intfc0_data1), + MSM_PIN_FUNCTION(aud_intfc0_data2), + MSM_PIN_FUNCTION(aud_intfc0_data3), + MSM_PIN_FUNCTION(aud_intfc0_data4), + MSM_PIN_FUNCTION(aud_intfc0_data5), + MSM_PIN_FUNCTION(aud_intfc0_data6), + MSM_PIN_FUNCTION(aud_intfc0_data7), + MSM_PIN_FUNCTION(aud_intfc0_ws), + MSM_PIN_FUNCTION(aud_intfc10_clk), + MSM_PIN_FUNCTION(aud_intfc10_data0), + MSM_PIN_FUNCTION(aud_intfc10_data1), + MSM_PIN_FUNCTION(aud_intfc10_ws), + MSM_PIN_FUNCTION(aud_intfc1_clk), + MSM_PIN_FUNCTION(aud_intfc1_data0), + MSM_PIN_FUNCTION(aud_intfc1_data1), + MSM_PIN_FUNCTION(aud_intfc1_data2), + MSM_PIN_FUNCTION(aud_intfc1_data3), + MSM_PIN_FUNCTION(aud_intfc1_data4), + MSM_PIN_FUNCTION(aud_intfc1_data5), + MSM_PIN_FUNCTION(aud_intfc1_data6), + MSM_PIN_FUNCTION(aud_intfc1_data7), + MSM_PIN_FUNCTION(aud_intfc1_ws), + MSM_PIN_FUNCTION(aud_intfc2_clk), + MSM_PIN_FUNCTION(aud_intfc2_data0), + MSM_PIN_FUNCTION(aud_intfc2_data1), + MSM_PIN_FUNCTION(aud_intfc2_data2), + MSM_PIN_FUNCTION(aud_intfc2_data3), + MSM_PIN_FUNCTION(aud_intfc2_ws), + MSM_PIN_FUNCTION(aud_intfc3_clk), + MSM_PIN_FUNCTION(aud_intfc3_data0), + MSM_PIN_FUNCTION(aud_intfc3_data1), + MSM_PIN_FUNCTION(aud_intfc3_ws), + MSM_PIN_FUNCTION(aud_intfc4_clk), + MSM_PIN_FUNCTION(aud_intfc4_data0), + MSM_PIN_FUNCTION(aud_intfc4_data1), + MSM_PIN_FUNCTION(aud_intfc4_ws), + MSM_PIN_FUNCTION(aud_intfc5_clk), + MSM_PIN_FUNCTION(aud_intfc5_data0), + MSM_PIN_FUNCTION(aud_intfc5_data1), + MSM_PIN_FUNCTION(aud_intfc5_ws), + MSM_PIN_FUNCTION(aud_intfc6_clk), + MSM_PIN_FUNCTION(aud_intfc6_data0), + MSM_PIN_FUNCTION(aud_intfc6_data1), + MSM_PIN_FUNCTION(aud_intfc6_ws), + MSM_PIN_FUNCTION(aud_intfc7_clk), + MSM_PIN_FUNCTION(aud_intfc7_data0), + MSM_PIN_FUNCTION(aud_intfc7_data1), + MSM_PIN_FUNCTION(aud_intfc7_ws), + MSM_PIN_FUNCTION(aud_intfc8_clk), + MSM_PIN_FUNCTION(aud_intfc8_data0), + MSM_PIN_FUNCTION(aud_intfc8_data1), + MSM_PIN_FUNCTION(aud_intfc8_ws), + MSM_PIN_FUNCTION(aud_intfc9_clk), + MSM_PIN_FUNCTION(aud_intfc9_data0), + MSM_PIN_FUNCTION(aud_intfc9_ws), + MSM_PIN_FUNCTION(aud_mclk0_mira), + MSM_PIN_FUNCTION(aud_mclk0_mirb), + MSM_PIN_FUNCTION(aud_mclk1_mira), + MSM_PIN_FUNCTION(aud_mclk1_mirb), + MSM_PIN_FUNCTION(aud_mclk2_mira), + MSM_PIN_FUNCTION(aud_mclk2_mirb), + MSM_PIN_FUNCTION(aud_refclk0), + MSM_PIN_FUNCTION(aud_refclk1), + MSM_PIN_FUNCTION(bist_done), + MSM_PIN_FUNCTION(ccu_async_in0), + MSM_PIN_FUNCTION(ccu_async_in1), + MSM_PIN_FUNCTION(ccu_async_in2), + MSM_PIN_FUNCTION(ccu_async_in3), + MSM_PIN_FUNCTION(ccu_async_in4), + MSM_PIN_FUNCTION(ccu_async_in5), + MSM_PIN_FUNCTION(ccu_i2c_scl0), + MSM_PIN_FUNCTION(ccu_i2c_scl1), + MSM_PIN_FUNCTION(ccu_i2c_scl2), + MSM_PIN_FUNCTION(ccu_i2c_scl3), + MSM_PIN_FUNCTION(ccu_i2c_scl4), + MSM_PIN_FUNCTION(ccu_i2c_scl5), + MSM_PIN_FUNCTION(ccu_i2c_scl6), + MSM_PIN_FUNCTION(ccu_i2c_scl7), + MSM_PIN_FUNCTION(ccu_i2c_scl8), + MSM_PIN_FUNCTION(ccu_i2c_scl9), + MSM_PIN_FUNCTION(ccu_i2c_sda0), + MSM_PIN_FUNCTION(ccu_i2c_sda1), + MSM_PIN_FUNCTION(ccu_i2c_sda2), + MSM_PIN_FUNCTION(ccu_i2c_sda3), + MSM_PIN_FUNCTION(ccu_i2c_sda4), + MSM_PIN_FUNCTION(ccu_i2c_sda5), + MSM_PIN_FUNCTION(ccu_i2c_sda6), + MSM_PIN_FUNCTION(ccu_i2c_sda7), + MSM_PIN_FUNCTION(ccu_i2c_sda8), + MSM_PIN_FUNCTION(ccu_i2c_sda9), + MSM_PIN_FUNCTION(ccu_timer0), + MSM_PIN_FUNCTION(ccu_timer1), + MSM_PIN_FUNCTION(ccu_timer10), + MSM_PIN_FUNCTION(ccu_timer11), + MSM_PIN_FUNCTION(ccu_timer12), + MSM_PIN_FUNCTION(ccu_timer13), + MSM_PIN_FUNCTION(ccu_timer14), + MSM_PIN_FUNCTION(ccu_timer15), + MSM_PIN_FUNCTION(ccu_timer2), + MSM_PIN_FUNCTION(ccu_timer3), + MSM_PIN_FUNCTION(ccu_timer4), + MSM_PIN_FUNCTION(ccu_timer5), + MSM_PIN_FUNCTION(ccu_timer6), + MSM_PIN_FUNCTION(ccu_timer7), + MSM_PIN_FUNCTION(ccu_timer8), + MSM_PIN_FUNCTION(ccu_timer9), + MSM_PIN_FUNCTION(clink_debug), + MSM_PIN_FUNCTION(dbg_out), + MSM_PIN_FUNCTION(dbg_out_clk), + MSM_PIN_FUNCTION(ddr_bist_complete), + MSM_PIN_FUNCTION(ddr_bist_fail), + MSM_PIN_FUNCTION(ddr_bist_start), + MSM_PIN_FUNCTION(ddr_bist_stop), + MSM_PIN_FUNCTION(ddr_pxi0), + MSM_PIN_FUNCTION(ddr_pxi1), + MSM_PIN_FUNCTION(ddr_pxi10), + MSM_PIN_FUNCTION(ddr_pxi11), + MSM_PIN_FUNCTION(ddr_pxi12), + MSM_PIN_FUNCTION(ddr_pxi13), + MSM_PIN_FUNCTION(ddr_pxi14), + MSM_PIN_FUNCTION(ddr_pxi15), + MSM_PIN_FUNCTION(ddr_pxi2), + MSM_PIN_FUNCTION(ddr_pxi3), + MSM_PIN_FUNCTION(ddr_pxi4), + MSM_PIN_FUNCTION(ddr_pxi5), + MSM_PIN_FUNCTION(ddr_pxi6), + MSM_PIN_FUNCTION(ddr_pxi7), + MSM_PIN_FUNCTION(ddr_pxi8), + MSM_PIN_FUNCTION(ddr_pxi9), + MSM_PIN_FUNCTION(dp_rx0), + MSM_PIN_FUNCTION(dp_rx00), + MSM_PIN_FUNCTION(dp_rx01), + MSM_PIN_FUNCTION(dp_rx0_mute), + MSM_PIN_FUNCTION(dp_rx1), + MSM_PIN_FUNCTION(dp_rx10), + MSM_PIN_FUNCTION(dp_rx11), + MSM_PIN_FUNCTION(dp_rx1_mute), + MSM_PIN_FUNCTION(edp0_hot), + MSM_PIN_FUNCTION(edp0_lcd), + MSM_PIN_FUNCTION(edp1_hot), + MSM_PIN_FUNCTION(edp1_lcd), + MSM_PIN_FUNCTION(edp2_hot), + MSM_PIN_FUNCTION(edp2_lcd), + MSM_PIN_FUNCTION(edp3_hot), + MSM_PIN_FUNCTION(edp3_lcd), + MSM_PIN_FUNCTION(emac0_mcg0), + MSM_PIN_FUNCTION(emac0_mcg1), + MSM_PIN_FUNCTION(emac0_mcg2), + MSM_PIN_FUNCTION(emac0_mcg3), + MSM_PIN_FUNCTION(emac0_mdc), + MSM_PIN_FUNCTION(emac0_mdio), + MSM_PIN_FUNCTION(emac0_ptp), + MSM_PIN_FUNCTION(emac1_mcg0), + MSM_PIN_FUNCTION(emac1_mcg1), + MSM_PIN_FUNCTION(emac1_mcg2), + MSM_PIN_FUNCTION(emac1_mcg3), + MSM_PIN_FUNCTION(emac1_mdc), + MSM_PIN_FUNCTION(emac1_mdio), + MSM_PIN_FUNCTION(emac1_ptp), + MSM_PIN_FUNCTION(gcc_gp1_clk), + MSM_PIN_FUNCTION(gcc_gp2_clk), + MSM_PIN_FUNCTION(gcc_gp3_clk), + MSM_PIN_FUNCTION(gcc_gp4_clk), + MSM_PIN_FUNCTION(gcc_gp5_clk), + MSM_PIN_FUNCTION(gcc_gp6_clk), + MSM_PIN_FUNCTION(gcc_gp7_clk), + MSM_PIN_FUNCTION(gcc_gp8_clk), + MSM_PIN_FUNCTION(jitter_bist), + MSM_PIN_FUNCTION(lbist_pass), + MSM_PIN_FUNCTION(mbist_pass), + MSM_PIN_FUNCTION(mdp0_vsync0_out), + MSM_PIN_FUNCTION(mdp0_vsync10_out), + MSM_PIN_FUNCTION(mdp0_vsync1_out), + MSM_PIN_FUNCTION(mdp0_vsync2_out), + MSM_PIN_FUNCTION(mdp0_vsync3_out), + MSM_PIN_FUNCTION(mdp0_vsync4_out), + MSM_PIN_FUNCTION(mdp0_vsync5_out), + MSM_PIN_FUNCTION(mdp0_vsync6_out), + MSM_PIN_FUNCTION(mdp0_vsync7_out), + MSM_PIN_FUNCTION(mdp0_vsync8_out), + MSM_PIN_FUNCTION(mdp0_vsync9_out), + MSM_PIN_FUNCTION(mdp1_vsync0_out), + MSM_PIN_FUNCTION(mdp1_vsync10_out), + MSM_PIN_FUNCTION(mdp1_vsync1_out), + MSM_PIN_FUNCTION(mdp1_vsync2_out), + MSM_PIN_FUNCTION(mdp1_vsync3_out), + MSM_PIN_FUNCTION(mdp1_vsync4_out), + MSM_PIN_FUNCTION(mdp1_vsync5_out), + MSM_PIN_FUNCTION(mdp1_vsync6_out), + MSM_PIN_FUNCTION(mdp1_vsync7_out), + MSM_PIN_FUNCTION(mdp1_vsync8_out), + MSM_PIN_FUNCTION(mdp1_vsync9_out), + MSM_PIN_FUNCTION(mdp_vsync_e), + MSM_PIN_FUNCTION(mdp_vsync_p), + MSM_PIN_FUNCTION(mdp_vsync_s), + MSM_PIN_FUNCTION(pcie0_clk_req_n), + MSM_PIN_FUNCTION(pcie1_clk_req_n), + MSM_PIN_FUNCTION(pcie2_clk_req_n), + MSM_PIN_FUNCTION(pcie3_clk_req_n), + MSM_PIN_FUNCTION(phase_flag0), + MSM_PIN_FUNCTION(phase_flag1), + MSM_PIN_FUNCTION(phase_flag10), + MSM_PIN_FUNCTION(phase_flag11), + MSM_PIN_FUNCTION(phase_flag12), + MSM_PIN_FUNCTION(phase_flag13), + MSM_PIN_FUNCTION(phase_flag14), + MSM_PIN_FUNCTION(phase_flag15), + MSM_PIN_FUNCTION(phase_flag16), + MSM_PIN_FUNCTION(phase_flag17), + MSM_PIN_FUNCTION(phase_flag18), + MSM_PIN_FUNCTION(phase_flag19), + MSM_PIN_FUNCTION(phase_flag2), + MSM_PIN_FUNCTION(phase_flag20), + MSM_PIN_FUNCTION(phase_flag21), + MSM_PIN_FUNCTION(phase_flag22), + MSM_PIN_FUNCTION(phase_flag23), + MSM_PIN_FUNCTION(phase_flag24), + MSM_PIN_FUNCTION(phase_flag25), + MSM_PIN_FUNCTION(phase_flag26), + MSM_PIN_FUNCTION(phase_flag27), + MSM_PIN_FUNCTION(phase_flag28), + MSM_PIN_FUNCTION(phase_flag29), + MSM_PIN_FUNCTION(phase_flag3), + MSM_PIN_FUNCTION(phase_flag30), + MSM_PIN_FUNCTION(phase_flag31), + MSM_PIN_FUNCTION(phase_flag4), + MSM_PIN_FUNCTION(phase_flag5), + MSM_PIN_FUNCTION(phase_flag6), + MSM_PIN_FUNCTION(phase_flag7), + MSM_PIN_FUNCTION(phase_flag8), + MSM_PIN_FUNCTION(phase_flag9), + MSM_PIN_FUNCTION(pll_bist_sync), + MSM_PIN_FUNCTION(pll_clk_aux), + MSM_PIN_FUNCTION(prng_rosc0), + MSM_PIN_FUNCTION(prng_rosc1), + MSM_PIN_FUNCTION(pwrbrk_i_n), + MSM_PIN_FUNCTION(qdss_cti), + MSM_PIN_FUNCTION(qdss_gpio), + MSM_PIN_FUNCTION(qdss_gpio0), + MSM_PIN_FUNCTION(qdss_gpio1), + MSM_PIN_FUNCTION(qdss_gpio10), + MSM_PIN_FUNCTION(qdss_gpio11), + MSM_PIN_FUNCTION(qdss_gpio12), + MSM_PIN_FUNCTION(qdss_gpio13), + MSM_PIN_FUNCTION(qdss_gpio14), + MSM_PIN_FUNCTION(qdss_gpio15), + MSM_PIN_FUNCTION(qdss_gpio2), + MSM_PIN_FUNCTION(qdss_gpio3), + MSM_PIN_FUNCTION(qdss_gpio4), + MSM_PIN_FUNCTION(qdss_gpio5), + MSM_PIN_FUNCTION(qdss_gpio6), + MSM_PIN_FUNCTION(qdss_gpio7), + MSM_PIN_FUNCTION(qdss_gpio8), + MSM_PIN_FUNCTION(qdss_gpio9), + MSM_PIN_FUNCTION(qspi0), + MSM_PIN_FUNCTION(qspi1), + MSM_PIN_FUNCTION(qspi2), + MSM_PIN_FUNCTION(qspi3), + MSM_PIN_FUNCTION(qspi_clk), + MSM_PIN_FUNCTION(qspi_cs0_n), + MSM_PIN_FUNCTION(qspi_cs1_n), + MSM_PIN_FUNCTION(qup0_se0), + MSM_PIN_FUNCTION(qup0_se1), + MSM_PIN_FUNCTION(qup0_se2), + MSM_PIN_FUNCTION(qup0_se3), + MSM_PIN_FUNCTION(qup0_se4), + MSM_PIN_FUNCTION(qup0_se5), + MSM_PIN_FUNCTION(qup1_se0), + MSM_PIN_FUNCTION(qup1_se1), + MSM_PIN_FUNCTION(qup1_se2), + MSM_PIN_FUNCTION(qup1_se3), + MSM_PIN_FUNCTION(qup1_se4), + MSM_PIN_FUNCTION(qup1_se5), + MSM_PIN_FUNCTION(qup1_se6), + MSM_PIN_FUNCTION(qup2_se0), + MSM_PIN_FUNCTION(qup2_se1), + MSM_PIN_FUNCTION(qup2_se2), + MSM_PIN_FUNCTION(qup2_se3), + MSM_PIN_FUNCTION(qup2_se4), + MSM_PIN_FUNCTION(qup2_se5), + MSM_PIN_FUNCTION(qup2_se6), + MSM_PIN_FUNCTION(qup3_se0_mira), + MSM_PIN_FUNCTION(qup3_se0_mirb), + MSM_PIN_FUNCTION(sailss_ospi), + MSM_PIN_FUNCTION(sdc4_clk), + MSM_PIN_FUNCTION(sdc4_cmd), + MSM_PIN_FUNCTION(sdc4_data), + MSM_PIN_FUNCTION(smb_alert), + MSM_PIN_FUNCTION(smb_alert_n), + MSM_PIN_FUNCTION(smb_clk), + MSM_PIN_FUNCTION(smb_dat), + MSM_PIN_FUNCTION(tb_trig_sdc4), + MSM_PIN_FUNCTION(tmess_prng0), + MSM_PIN_FUNCTION(tmess_prng1), + MSM_PIN_FUNCTION(tsc_timer0), + MSM_PIN_FUNCTION(tsc_timer1), + MSM_PIN_FUNCTION(tsc_timer2), + MSM_PIN_FUNCTION(tsc_timer3), + MSM_PIN_FUNCTION(tsc_timer4), + MSM_PIN_FUNCTION(tsc_timer5), + MSM_PIN_FUNCTION(tsc_timer6), + MSM_PIN_FUNCTION(tsc_timer7), + MSM_PIN_FUNCTION(tsc_timer8), + MSM_PIN_FUNCTION(tsc_timer9), + MSM_PIN_FUNCTION(tsense_pwm1), + MSM_PIN_FUNCTION(tsense_pwm2), + MSM_PIN_FUNCTION(tsense_pwm3), + MSM_PIN_FUNCTION(tsense_pwm4), + MSM_PIN_FUNCTION(tsense_pwm5), + MSM_PIN_FUNCTION(tsense_pwm6), + MSM_PIN_FUNCTION(tsense_pwm7), + MSM_PIN_FUNCTION(tsense_pwm8), + MSM_PIN_FUNCTION(usb0_hs), + MSM_PIN_FUNCTION(usb0_phy_ps), + MSM_PIN_FUNCTION(usb1_hs), + MSM_PIN_FUNCTION(usb1_phy_ps), + MSM_PIN_FUNCTION(usb2_hs), + MSM_PIN_FUNCTION(usxgmii0_phy), + MSM_PIN_FUNCTION(usxgmii1_phy), + MSM_PIN_FUNCTION(vsense_trigger_mirnat), + MSM_PIN_FUNCTION(wcn_sw), + MSM_PIN_FUNCTION(wcn_sw_ctrl), +}; + +/* Every pin is maintained as a single group, and missing or non-existing pin + * would be maintained as dummy group to synchronize pin group index with + * pin descriptor registered with pinctrl core. + * Clients would not be able to request these dummy pin groups. + */ +static const struct msm_pingroup nord_groups[] = { + [0] = PINGROUP(0, _, _, _, _, _, _, _, _, _, _, _), + [1] = PINGROUP(1, pcie0_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [2] = PINGROUP(2, _, _, _, _, _, _, _, _, _, _, _), + [3] = PINGROUP(3, _, _, _, _, _, _, _, _, _, _, _), + [4] = PINGROUP(4, pcie1_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [5] = PINGROUP(5, _, _, _, _, _, _, _, _, _, _, _), + [6] = PINGROUP(6, _, _, _, _, _, _, _, _, _, _, _), + [7] = PINGROUP(7, pcie2_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [8] = PINGROUP(8, _, _, _, _, _, _, _, _, _, _, _), + [9] = PINGROUP(9, _, _, _, _, _, _, _, _, _, _, _), + [10] = PINGROUP(10, pcie3_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [11] = PINGROUP(11, _, _, _, _, _, _, _, _, _, _, _), + [12] = PINGROUP(12, usb0_hs, clink_debug, _, _, _, _, _, _, _, _, _), + [13] = PINGROUP(13, usb1_hs, clink_debug, gcc_gp7_clk, _, _, _, _, _, _, _, _), + [14] = PINGROUP(14, usb2_hs, clink_debug, gcc_gp8_clk, _, _, _, _, _, _, _, _), + [15] = PINGROUP(15, ccu_i2c_sda0, _, _, _, _, _, _, _, _, _, _), + [16] = PINGROUP(16, ccu_i2c_scl0, emac0_mcg0, _, _, _, _, _, _, _, _, _), + [17] = PINGROUP(17, ccu_i2c_sda1, emac0_mcg1, _, _, _, _, _, _, _, _, _), + [18] = PINGROUP(18, ccu_i2c_scl1, emac0_mcg2, _, _, _, _, _, _, _, _, _), + [19] = PINGROUP(19, ccu_i2c_sda2, emac0_mcg3, _, _, _, _, _, _, _, _, _), + [20] = PINGROUP(20, ccu_i2c_scl2, emac1_mcg0, _, _, _, _, _, _, _, _, _), + [21] = PINGROUP(21, ccu_i2c_sda3, emac1_mcg1, _, _, _, _, _, _, _, _, _), + [22] = PINGROUP(22, ccu_i2c_scl3, emac1_mcg2, _, _, _, _, _, _, _, _, _), + [23] = PINGROUP(23, ccu_i2c_sda4, emac1_mcg3, _, _, _, _, _, _, _, _, _), + [24] = PINGROUP(24, ccu_i2c_scl4, _, _, _, _, _, _, _, _, _, _), + [25] = PINGROUP(25, ccu_timer0, tsc_timer0, _, _, _, _, _, _, _, _, _), + [26] = PINGROUP(26, ccu_timer1, tsc_timer1, _, _, _, _, _, _, _, _, _), + [27] = PINGROUP(27, ccu_timer2, tsc_timer2, _, _, _, _, _, _, _, _, _), + [28] = PINGROUP(28, ccu_timer3, tsc_timer3, _, _, _, _, _, _, _, _, _), + [29] = PINGROUP(29, ccu_timer4, tsc_timer4, _, _, _, _, _, _, _, _, _), + [30] = PINGROUP(30, ccu_timer5, tsc_timer5, _, _, _, _, _, _, _, _, _), + [31] = PINGROUP(31, ccu_timer6, tsc_timer6, _, _, _, _, _, _, _, _, _), + [32] = PINGROUP(32, ccu_timer7, tsc_timer7, _, _, _, _, _, _, _, _, _), + [33] = PINGROUP(33, ccu_timer8, tsc_timer8, _, _, _, _, _, _, _, _, _), + [34] = PINGROUP(34, ccu_timer9, tsc_timer9, _, _, _, _, _, _, _, _, _), + [35] = PINGROUP(35, dp_rx0_mute, _, _, _, _, _, _, _, _, _, _), + [36] = PINGROUP(36, dp_rx1_mute, ddr_bist_start, _, _, _, _, _, _, _, _, _), + [37] = PINGROUP(37, emac1_ptp, ddr_bist_complete, _, _, _, _, _, _, _, _, _), + [38] = PINGROUP(38, emac1_ptp, ddr_bist_stop, _, _, _, _, _, _, _, _, _), + [39] = PINGROUP(39, emac1_ptp, ddr_bist_fail, _, _, _, _, _, _, _, _, _), + [40] = PINGROUP(40, emac1_ptp, _, _, _, _, _, _, _, _, _, _), + [41] = PINGROUP(41, emac1_ptp, qdss_cti, _, _, _, _, _, _, _, _, _), + [42] = PINGROUP(42, emac1_ptp, qdss_cti, gcc_gp3_clk, _, _, _, _, _, _, _, _), + [43] = PINGROUP(43, emac1_ptp, gcc_gp4_clk, tsense_pwm1, _, _, _, _, _, _, _, _), + [44] = PINGROUP(44, emac1_ptp, tsense_pwm2, _, _, _, _, _, _, _, _, _), + [45] = PINGROUP(45, usxgmii0_phy, ccu_async_in5, tsense_pwm3, _, _, _, _, _, _, _, _), + [46] = PINGROUP(46, usxgmii1_phy, tsense_pwm4, _, _, _, _, _, _, _, _, _), + [47] = PINGROUP(47, emac0_mdc, edp0_lcd, tsense_pwm5, _, _, _, _, _, _, _, _), + [48] = PINGROUP(48, emac0_mdio, edp1_lcd, tsense_pwm6, _, _, _, _, _, _, _, _), + [49] = PINGROUP(49, emac1_mdc, edp2_lcd, tsense_pwm7, _, _, _, _, _, _, _, _), + [50] = PINGROUP(50, emac1_mdio, edp3_lcd, tsense_pwm8, _, _, _, _, _, _, _, _), + [51] = PINGROUP(51, edp0_hot, clink_debug, gcc_gp1_clk, _, _, _, _, _, _, _, _), + [52] = PINGROUP(52, edp1_hot, clink_debug, gcc_gp2_clk, _, _, _, _, _, _, _, _), + [53] = PINGROUP(53, edp2_hot, clink_debug, _, _, _, _, _, _, _, _, _), + [54] = PINGROUP(54, edp3_hot, clink_debug, _, _, _, _, _, _, _, _, _), + [55] = PINGROUP(55, dp_rx0, clink_debug, _, _, _, _, _, _, _, _, _), + [56] = PINGROUP(56, dp_rx1, _, _, _, _, _, _, _, _, _, _), + [57] = PINGROUP(57, aud_intfc0_clk, _, _, _, _, _, _, _, _, _, _), + [58] = PINGROUP(58, aud_intfc0_ws, _, _, _, _, _, _, _, _, _, _), + [59] = PINGROUP(59, aud_intfc0_data0, _, _, _, _, _, _, _, _, _, _), + [60] = PINGROUP(60, aud_intfc0_data1, _, _, _, _, _, _, _, _, _, _), + [61] = PINGROUP(61, aud_intfc0_data2, aud_intfc10_clk, _, _, _, _, _, _, _, _, _), + [62] = PINGROUP(62, aud_intfc0_data3, aud_intfc10_ws, _, _, _, _, _, _, _, _, _), + [63] = PINGROUP(63, aud_intfc0_data4, aud_intfc7_clk, _, _, _, _, _, _, _, _, _), + [64] = PINGROUP(64, aud_intfc0_data5, aud_intfc7_ws, _, _, _, _, _, _, _, _, _), + [65] = PINGROUP(65, aud_intfc0_data6, aud_intfc7_data0, _, _, _, _, _, _, _, _, _), + [66] = PINGROUP(66, aud_intfc0_data7, aud_intfc7_data1, _, _, _, _, _, _, _, _, _), + [67] = PINGROUP(67, aud_intfc1_clk, phase_flag18, _, qdss_gpio0, _, _, _, _, _, _, _), + [68] = PINGROUP(68, aud_intfc1_ws, phase_flag19, _, qdss_gpio1, _, _, _, _, _, _, _), + [69] = PINGROUP(69, aud_intfc1_data0, phase_flag20, _, qdss_gpio2, _, _, _, _, _, _, _), + [70] = PINGROUP(70, aud_intfc1_data1, aud_intfc9_clk, phase_flag21, + _, qdss_gpio3, _, _, _, _, _, _), + [71] = PINGROUP(71, aud_intfc1_data2, aud_intfc9_ws, phase_flag22, + _, qdss_gpio4, _, _, _, _, _, _), + [72] = PINGROUP(72, aud_intfc1_data3, aud_intfc9_data0, phase_flag23, + _, qdss_gpio5, _, _, _, _, _, _), + [73] = PINGROUP(73, aud_intfc1_data4, aud_intfc8_clk, phase_flag24, + _, qdss_gpio6, _, _, _, _, _, _), + [74] = PINGROUP(74, aud_intfc1_data5, aud_intfc8_ws, phase_flag25, + _, qdss_gpio7, _, _, _, _, _, _), + [75] = PINGROUP(75, aud_intfc1_data6, aud_intfc8_data0, phase_flag26, + _, qdss_gpio, _, _, _, _, _, _), + [76] = PINGROUP(76, aud_intfc1_data7, aud_intfc8_data1, phase_flag27, + _, qdss_gpio, _, _, _, _, _, _), + [77] = PINGROUP(77, aud_intfc2_clk, phase_flag6, _, qdss_gpio8, _, _, _, _, _, _, _), + [78] = PINGROUP(78, aud_intfc2_ws, phase_flag5, _, qdss_gpio9, _, _, _, _, _, _, _), + [79] = PINGROUP(79, aud_intfc2_data0, phase_flag4, _, qdss_gpio10, _, _, _, _, _, _, _), + [80] = PINGROUP(80, aud_intfc2_data1, phase_flag3, _, _, qdss_gpio11, _, _, _, _, _, _), + [81] = PINGROUP(81, aud_intfc2_data2, aud_intfc10_data0, phase_flag2, + _, _, qdss_gpio12, _, _, _, _, _), + [82] = PINGROUP(82, aud_intfc2_data3, aud_intfc10_data1, phase_flag1, + _, qdss_gpio13, _, _, _, _, _, _), + [83] = PINGROUP(83, aud_intfc3_clk, dp_rx0, aoss_cti, phase_flag28, _, qdss_gpio14, + _, _, _, _, _), + [84] = PINGROUP(84, aud_intfc3_ws, dp_rx0, aoss_cti, phase_flag29, _, qdss_gpio15, + _, _, _, _, _), + [85] = PINGROUP(85, aud_intfc3_data0, dp_rx0, aoss_cti, phase_flag30, + _, qdss_gpio0, _, _, _, _, _), + [86] = PINGROUP(86, aud_intfc3_data1, aud_mclk0_mirb, dp_rx0, aoss_cti, phase_flag31, + _, qdss_gpio1, _, _, _, _), + [87] = PINGROUP(87, aud_intfc4_clk, phase_flag7, _, qdss_gpio2, _, _, _, _, _, _, _), + [88] = PINGROUP(88, aud_intfc4_ws, dp_rx0, phase_flag8, _, qdss_gpio3, _, _, _, _, _, _), + [89] = PINGROUP(89, aud_intfc4_data0, dp_rx0, phase_flag9, _, qdss_gpio4, + _, _, _, _, _, _), + [90] = PINGROUP(90, aud_intfc4_data1, aud_mclk1_mirb, phase_flag10, + _, qdss_gpio5, _, _, _, _, _, _), + [91] = PINGROUP(91, aud_intfc5_clk, phase_flag11, _, qdss_gpio6, _, _, _, _, _, _, _), + [92] = PINGROUP(92, aud_intfc5_ws, dp_rx1, phase_flag12, _, qdss_gpio7, _, _, _, _, _, _), + [93] = PINGROUP(93, aud_intfc5_data0, dp_rx1, phase_flag13, _, qdss_gpio, + _, _, _, _, _, _), + [94] = PINGROUP(94, aud_intfc5_data1, aud_mclk2_mirb, phase_flag14, tmess_prng0, + _, qdss_gpio8, _, _, _, _, _), + [95] = PINGROUP(95, aud_intfc6_clk, dp_rx1, phase_flag15, tmess_prng1, + _, qdss_gpio9, _, _, _, _, _), + [96] = PINGROUP(96, aud_intfc6_ws, dp_rx1, phase_flag16, _, qdss_gpio10, + _, _, _, _, _, _), + [97] = PINGROUP(97, aud_intfc6_data0, dp_rx1, qdss_gpio11, _, _, _, _, _, _, _, _), + [98] = PINGROUP(98, aud_intfc6_data1, dp_rx1, phase_flag0, _, qdss_gpio12, + _, _, _, _, _, _), + [99] = PINGROUP(99, aud_mclk0_mira, qdss_gpio13, dp_rx00, ddr_pxi0, _, _, _, _, _, _, _), + [100] = PINGROUP(100, aud_mclk1_mira, aud_refclk0, pll_clk_aux, + qdss_gpio14, dp_rx01, ddr_pxi0, _, _, _, _, _), + [101] = PINGROUP(101, aud_mclk2_mira, aud_refclk1, phase_flag17, _, qdss_gpio15, + _, _, _, _, _, _), + [102] = PINGROUP(102, qspi0, qup3_se0_mira, qup3_se0_mirb, _, _, _, _, _, _, _, _), + [103] = PINGROUP(103, qspi1, qup3_se0_mira, qup3_se0_mirb, _, _, _, _, _, _, _, _), + [104] = PINGROUP(104, qspi_clk, qup3_se0_mira, _, _, _, _, _, _, _, _, _), + [105] = PINGROUP(105, qspi_cs0_n, qup3_se0_mira, gcc_gp5_clk, _, _, _, _, _, _, _, _), + [106] = PINGROUP(106, qspi2, qup3_se0_mira, gcc_gp6_clk, _, _, _, _, _, _, _, _), + [107] = PINGROUP(107, qspi3, qup3_se0_mira, _, _, _, _, _, _, _, _, _), + [108] = PINGROUP(108, qspi_cs1_n, qup3_se0_mira, qdss_gpio, _, _, _, _, _, _, _, _), + [109] = PINGROUP(109, qup0_se0, qup0_se1, qup0_se5, mdp_vsync_e, + smb_alert_n, _, ddr_pxi1, _, _, _, _), + [110] = PINGROUP(110, qup0_se0, qup0_se1, qup0_se5, qdss_cti, + mdp_vsync_p, smb_alert, _, ddr_pxi1, _, _, _), + [111] = PINGROUP(111, qup0_se1, qup0_se0, smb_dat, _, _, _, _, _, _, _, _), + [112] = PINGROUP(112, qup0_se1, qup0_se0, smb_clk, _, _, _, _, _, _, _, _), + [113] = PINGROUP(113, qup0_se2, qup0_se3, ccu_i2c_sda5, mdp0_vsync0_out, + dbg_out, ddr_pxi2, _, _, _, _, _), + [114] = PINGROUP(114, qup0_se2, qup0_se3, ccu_i2c_scl5, mdp0_vsync1_out, + _, ddr_pxi2, _, _, _, _, _), + [115] = PINGROUP(115, qup0_se3, qup0_se2, ccu_i2c_sda6, mdp0_vsync2_out, + _, ddr_pxi3, _, _, _, _, _), + [116] = PINGROUP(116, qup0_se3, qup0_se2, ccu_i2c_scl6, mdp0_vsync3_out, + _, ddr_pxi3, _, _, _, _, _), + [117] = PINGROUP(117, qup0_se4, prng_rosc0, _, ddr_pxi4, _, _, _, _, _, _, _), + [118] = PINGROUP(118, qup0_se4, prng_rosc1, _, ddr_pxi4, _, _, _, _, _, _, _), + [119] = PINGROUP(119, qup0_se4, _, ddr_pxi6, _, _, _, _, _, _, _, _), + [120] = PINGROUP(120, qup0_se4, _, ddr_pxi6, _, _, _, _, _, _, _, _), + [121] = PINGROUP(121, qup0_se5, lbist_pass, mdp0_vsync4_out, _, dp_rx10, ddr_pxi7, + _, _, _, _, _), + [122] = PINGROUP(122, qup0_se5, mbist_pass, mdp0_vsync5_out, _, dp_rx11, ddr_pxi7, + _, _, _, _, _), + [123] = PINGROUP(123, qup1_se0, qup1_se1, mdp1_vsync0_out, jitter_bist, + _, _, _, _, _, _, _), + [124] = PINGROUP(124, qup1_se0, qup1_se1, mdp1_vsync1_out, _, _, _, _, _, _, _, _), + [125] = PINGROUP(125, qup1_se1, qup1_se0, ccu_i2c_sda7, mdp1_vsync2_out, + _, _, _, _, _, _, _), + [126] = PINGROUP(126, qup1_se1, qup1_se0, ccu_i2c_scl7, mdp1_vsync3_out, + _, atest_usb20, ddr_pxi8, _, _, _, _), + [127] = PINGROUP(127, qup1_se2, qup1_se2, _, atest_usb21, ddr_pxi8, + _, _, _, _, _, _), + [128] = PINGROUP(128, qup1_se2, qup1_se2, _, atest_usb20, ddr_pxi9, + _, _, _, _, _, _), + [129] = PINGROUP(129, qup1_se3, qup1_se3, ccu_i2c_sda8, mdp1_vsync4_out, + _, atest_usb21, ddr_pxi9, _, _, _, _), + [130] = PINGROUP(130, qup1_se3, qup1_se3, ccu_i2c_scl8, mdp1_vsync5_out, + _, atest_usb20, ddr_pxi10, _, _, _, _), + [131] = PINGROUP(131, qup1_se4, qup1_se6, ccu_i2c_sda9, mdp1_vsync6_out, + _, atest_usb21, ddr_pxi10, _, _, _, _), + [132] = PINGROUP(132, qup1_se4, qup1_se6, ccu_i2c_scl9, mdp1_vsync7_out, + _, vsense_trigger_mirnat, ddr_pxi11, _, _, _, _), + [133] = PINGROUP(133, qup1_se5, emac0_ptp, mdp1_vsync8_out, _, ddr_pxi11, + _, _, _, _, _, _), + [134] = PINGROUP(134, qup1_se5, emac0_ptp, mdp1_vsync9_out, _, ddr_pxi12, + _, _, _, _, _, _), + [135] = PINGROUP(135, qup1_se5, emac0_ptp, mdp1_vsync10_out, _, ddr_pxi12, + _, _, _, _, _, _), + [136] = PINGROUP(136, qup1_se5, emac0_ptp, _, ddr_pxi13, _, _, _, _, _, _, _), + [137] = PINGROUP(137, qup1_se6, qup1_se4, dp_rx0, _, ddr_pxi13, _, _, _, _, _, _), + [138] = PINGROUP(138, qup1_se6, qup1_se4, dp_rx0, qdss_cti, jitter_bist, ddr_pxi14, + _, _, _, _, _), + [139] = PINGROUP(139, qup2_se0, emac0_ptp, mdp0_vsync6_out, ddr_pxi14, + _, _, _, _, _, _, _), + [140] = PINGROUP(140, qup2_se0, emac0_ptp, mdp0_vsync7_out, _, _, _, _, _, _, _, _), + [141] = PINGROUP(141, qup2_se0, emac0_ptp, mdp0_vsync8_out, _, _, _, _, _, _, _, _), + [142] = PINGROUP(142, qup2_se0, emac0_ptp, qdss_cti, mdp0_vsync9_out, _, _, _, _, _, _, _), + [143] = PINGROUP(143, qup2_se1, qup2_se4, ccu_timer10, mdp0_vsync10_out, + _, _, _, _, _, _, _), + [144] = PINGROUP(144, qup2_se1, qup2_se4, ccu_timer11, qdss_cti, mdp_vsync_s, + _, _, _, _, _, _), + [145] = PINGROUP(145, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [146] = PINGROUP(146, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [147] = PINGROUP(147, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [148] = PINGROUP(148, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [149] = PINGROUP(149, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [150] = PINGROUP(150, qup2_se3, qup2_se4, ccu_timer12, _, _, _, _, _, _, _, _), + [151] = PINGROUP(151, qup2_se3, qup2_se4, ccu_timer13, _, _, _, _, _, _, _, _), + [152] = PINGROUP(152, qup2_se3, qup2_se4, ccu_timer14, _, _, _, _, _, _, _, _), + [153] = PINGROUP(153, qup2_se3, ccu_timer15, _, _, _, _, _, _, _, _, _), + [154] = PINGROUP(154, qup2_se4, qup2_se1, _, _, _, _, _, _, _, _, _), + [155] = PINGROUP(155, qup2_se4, qup2_se1, _, _, _, _, _, _, _, _, _), + [156] = PINGROUP(156, qup2_se5, qup2_se6, _, _, _, _, _, _, _, _, _), + [157] = PINGROUP(157, qup2_se5, qup2_se6, _, _, _, _, _, _, _, _, _), + [158] = PINGROUP(158, qup2_se6, qup2_se5, dp_rx1, _, _, _, _, _, _, _, _), + [159] = PINGROUP(159, qup2_se6, qup2_se5, dp_rx1, _, _, _, _, _, _, _, _), + [160] = PINGROUP(160, wcn_sw_ctrl, _, _, _, _, _, _, _, _, _, _), + [161] = PINGROUP(161, wcn_sw, _, _, _, _, _, _, _, _, _, _), + [162] = PINGROUP(162, qdss_cti, _, ddr_pxi15, _, _, _, _, _, _, _, _), + [163] = PINGROUP(163, qdss_cti, _, ddr_pxi15, _, _, _, _, _, _, _, _), + [164] = PINGROUP(164, usb0_phy_ps, _, sailss_ospi, ddr_pxi5, _, _, _, _, _, _, _), + [165] = PINGROUP(165, usb1_phy_ps, dbg_out_clk, sailss_ospi, ddr_pxi5, + _, _, _, _, _, _, _), + [166] = PINGROUP(166, _, _, _, _, _, _, _, _, _, _, _), + [167] = PINGROUP(167, pwrbrk_i_n, _, _, _, _, _, _, _, _, _, _), + [168] = PINGROUP(168, bist_done, _, _, _, _, _, _, _, _, _, _), + [169] = PINGROUP(169, tb_trig_sdc4, _, _, _, _, _, _, _, _, _, _), + [170] = PINGROUP(170, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [171] = PINGROUP(171, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [172] = PINGROUP(172, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [173] = PINGROUP(173, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [174] = PINGROUP(174, sdc4_cmd, _, _, _, _, _, _, _, _, _, _), + [175] = PINGROUP(175, sdc4_clk, _, _, _, _, _, _, _, _, _, _), + [176] = PINGROUP(176, ccu_async_in0, pll_bist_sync, atest_char_start, + _, _, _, _, _, _, _, _), + [177] = PINGROUP(177, ccu_async_in1, atest_char0, _, _, _, _, _, _, _, _, _), + [178] = PINGROUP(178, ccu_async_in2, atest_char1, _, _, _, _, _, _, _, _, _), + [179] = PINGROUP(179, ccu_async_in3, atest_char2, _, _, _, _, _, _, _, _, _), + [180] = PINGROUP(180, ccu_async_in4, atest_char3, _, _, _, _, _, _, _, _, _), + [181] = UFS_RESET(ufs_reset, 0xBD004), +}; + +static const struct msm_gpio_wakeirq_map nord_pdc_map[] = { + { 0, 67 }, { 1, 68 }, { 2, 82 }, { 3, 69 }, { 4, 70 }, + { 5, 83 }, { 6, 71 }, { 7, 72 }, { 8, 84 }, { 9, 73 }, + { 10, 119 }, { 11, 85 }, { 45, 107 }, { 46, 98 }, { 102, 77 }, + { 108, 78 }, { 110, 120 }, { 114, 80 }, { 116, 81 }, { 120, 117 }, + { 124, 108 }, { 126, 99 }, { 128, 100 }, { 132, 101 }, { 138, 87 }, + { 142, 88 }, { 144, 89 }, { 153, 90 }, { 157, 91 }, { 159, 118 }, + { 160, 110 }, { 161, 79 }, { 166, 109 }, { 168, 111 }, +}; + +static const struct msm_pinctrl_soc_data nord_tlmm = { + .pins = nord_pins, + .npins = ARRAY_SIZE(nord_pins), + .functions = nord_functions, + .nfunctions = ARRAY_SIZE(nord_functions), + .groups = nord_groups, + .ngroups = ARRAY_SIZE(nord_groups), + .ngpios = 182, + .wakeirq_map = nord_pdc_map, + .nwakeirq_map = ARRAY_SIZE(nord_pdc_map), + .egpio_func = 11, +}; + +static const struct of_device_id nord_tlmm_of_match[] = { + { .compatible = "qcom,nord-tlmm", .data = &nord_tlmm }, + {}, +}; +MODULE_DEVICE_TABLE(of, nord_tlmm_of_match); + +static int nord_tlmm_probe(struct platform_device *pdev) +{ + const struct msm_pinctrl_soc_data *pinctrl_data; + struct device *dev = &pdev->dev; + + pinctrl_data = device_get_match_data(dev); + if (!pinctrl_data) + return -EINVAL; + + return msm_pinctrl_probe(pdev, &nord_tlmm); +} + +static struct platform_driver nord_tlmm_driver = { + .driver = { + .name = "nord-tlmm", + .of_match_table = nord_tlmm_of_match, + }, + .probe = nord_tlmm_probe, +}; + +static int __init nord_tlmm_init(void) +{ + return platform_driver_register(&nord_tlmm_driver); +} +arch_initcall(nord_tlmm_init); + +static void __exit nord_tlmm_exit(void) +{ + platform_driver_unregister(&nord_tlmm_driver); +} +module_exit(nord_tlmm_exit); + +MODULE_DESCRIPTION("Qualcomm Technologies Inc. Nordschleife TLMM driver"); +MODULE_AUTHOR("Bartosz Golaszewski "); +MODULE_LICENSE("GPL"); -- 2.47.3