qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Max Filippov <jcmvbkbc@gmail.com>
To: qemu-devel@nongnu.org
Cc: jcmvbkbc@gmail.com
Subject: [Qemu-devel] [PATCH v2 12/31] target-xtensa: implement LSAI group
Date: Sun, 24 Jul 2011 21:10:50 +0400	[thread overview]
Message-ID: <1311527469-12963-13-git-send-email-jcmvbkbc@gmail.com> (raw)
In-Reply-To: <1311527469-12963-1-git-send-email-jcmvbkbc@gmail.com>

- base + offset load/store operations for 1/2/4 byte values;
- cache operations (not implemented);
- multiprocessor synchronization operations.

Signed-off-by: Max Filippov <jcmvbkbc@gmail.com>
---
 target-xtensa/cpu.h       |    1 +
 target-xtensa/translate.c |   89 +++++++++++++++++++++++++++++++++++++++++++++
 2 files changed, 90 insertions(+), 0 deletions(-)

diff --git a/target-xtensa/cpu.h b/target-xtensa/cpu.h
index 295c35c..5a3b40e 100644
--- a/target-xtensa/cpu.h
+++ b/target-xtensa/cpu.h
@@ -107,6 +107,7 @@ enum {
 
 enum {
     SAR = 3,
+    SCOMPARE1 = 12,
 };
 
 typedef struct XtensaConfig {
diff --git a/target-xtensa/translate.c b/target-xtensa/translate.c
index 94fb6c5..70ffa13 100644
--- a/target-xtensa/translate.c
+++ b/target-xtensa/translate.c
@@ -64,6 +64,7 @@ static TCGv_i32 cpu_UR[256];
 
 static const char * const sregnames[256] = {
     [SAR] = "SAR",
+    [SCOMPARE1] = "SCOMPARE1",
 };
 
 static const char * const uregnames[256] = {
@@ -860,7 +861,95 @@ static void disas_xtensa_insn(DisasContext *dc)
         break;
 
     case 2: /*LSAI*/
+#define gen_load_store(type, shift) do { \
+            TCGv_i32 addr = tcg_temp_new_i32(); \
+            tcg_gen_addi_i32(addr, cpu_R[RRI8_S], RRI8_IMM8 << shift); \
+            tcg_gen_qemu_##type(cpu_R[RRI8_T], addr, 0); \
+            tcg_temp_free(addr); \
+        } while (0)
+
+        switch (RRI8_R) {
+        case 0: /*L8UI*/
+            gen_load_store(ld8u, 0);
+            break;
+
+        case 1: /*L16UI*/
+            gen_load_store(ld16u, 1);
+            break;
+
+        case 2: /*L32I*/
+            gen_load_store(ld32u, 2);
+            break;
+
+        case 4: /*S8I*/
+            gen_load_store(st8, 0);
+            break;
+
+        case 5: /*S16I*/
+            gen_load_store(st16, 1);
+            break;
+
+        case 6: /*S32I*/
+            gen_load_store(st32, 2);
+            break;
+
+        case 7: /*CACHEc*/
+            break;
+
+        case 9: /*L16SI*/
+            gen_load_store(ld16s, 1);
+            break;
+
+        case 10: /*MOVI*/
+            tcg_gen_movi_i32(cpu_R[RRI8_T],
+                    RRI8_IMM8 | (RRI8_S << 8) |
+                    ((RRI8_S & 0x8) ? 0xfffff000 : 0));
+            break;
+
+        case 11: /*L32AIy*/
+            HAS_OPTION(XTENSA_OPTION_MP_SYNCHRO);
+            gen_load_store(ld32u, 2); /*TODO acquire?*/
+            break;
+
+        case 12: /*ADDI*/
+            tcg_gen_addi_i32(cpu_R[RRI8_T], cpu_R[RRI8_S], RRI8_IMM8_SE);
+            break;
+
+        case 13: /*ADDMI*/
+            tcg_gen_addi_i32(cpu_R[RRI8_T], cpu_R[RRI8_S], RRI8_IMM8_SE << 8);
+            break;
+
+        case 14: /*S32C1Iy*/
+            HAS_OPTION(XTENSA_OPTION_MP_SYNCHRO);
+            {
+                int label = gen_new_label();
+                TCGv_i32 tmp = tcg_temp_local_new_i32();
+                TCGv_i32 addr = tcg_temp_local_new_i32();
+
+                tcg_gen_mov_i32(tmp, cpu_R[RRI8_T]);
+                tcg_gen_addi_i32(addr, cpu_R[RRI8_S], RRI8_IMM8 << 2);
+                tcg_gen_qemu_ld32u(cpu_R[RRI8_T], addr, 0);
+                tcg_gen_brcond_i32(TCG_COND_NE, cpu_R[RRI8_T],
+                        cpu_SR[SCOMPARE1], label);
+
+                tcg_gen_qemu_st32(tmp, addr, 0);
+
+                gen_set_label(label);
+                tcg_temp_free(addr);
+                tcg_temp_free(tmp);
+            }
+            break;
+
+        case 15: /*S32RIy*/
+            HAS_OPTION(XTENSA_OPTION_MP_SYNCHRO);
+            gen_load_store(st32, 2); /*TODO release?*/
+            break;
+
+        default: /*reserved*/
+            break;
+        }
         break;
+#undef gen_load_store
 
     case 3: /*LSCIp*/
         HAS_OPTION(XTENSA_OPTION_COPROCESSOR);
-- 
1.7.3.4

  parent reply	other threads:[~2011-07-24 17:12 UTC|newest]

Thread overview: 33+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2011-07-24 17:10 [Qemu-devel] [PATCH v2 00/31] target-xtensa: new target architecture Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 01/31] target-xtensa: add target stubs Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 02/31] target-xtensa: add target to the configure script Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 03/31] target-xtensa: implement disas_xtensa_insn Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 04/31] target-xtensa: implement narrow instructions Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 05/31] target-xtensa: implement RT0 group Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 06/31] target-xtensa: add sample board Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 07/31] target-xtensa: implement conditional jumps Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 08/31] target-xtensa: implement JX/RET0/CALLX Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 09/31] target-xtensa: add special and user registers Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 10/31] target-xtensa: implement RST3 group Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 11/31] target-xtensa: implement shifts (ST1 and RST1 groups) Max Filippov
2011-07-24 17:10 ` Max Filippov [this message]
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 13/31] target-xtensa: mark reserved and TBD opcodes Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 14/31] target-xtensa: implement SYNC group Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 15/31] target-xtensa: implement CACHE group Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 16/31] target-xtensa: add PS register and access control Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 17/31] target-xtensa: implement exceptions Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 18/31] target-xtensa: implement RST2 group (32 bit mul/div/rem) Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 19/31] target-xtensa: implement windowed registers Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 20/31] target-xtensa: implement loop option Max Filippov
2011-07-24 17:10 ` [Qemu-devel] [PATCH v2 21/31] target-xtensa: implement extended L32R Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 22/31] target-xtensa: implement unaligned exception option Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 23/31] target-xtensa: implement SIMCALL Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 24/31] target-xtensa: implement interrupt option Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 25/31] target-xtensa: implement accurate window check Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 26/31] target-xtensa: implement CPENABLE and PRID SRs Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 27/31] target-xtensa: implement relocatable vectors Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 28/31] target-xtensa: add gdb support Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 29/31] target-xtensa: implement memory protection options Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 30/31] target-xtensa: add dc232b core and board Max Filippov
2011-07-24 17:11 ` [Qemu-devel] [PATCH v2 31/31] MAINTAINERS: add xtensa maintainer Max Filippov
2011-08-05 16:04 ` [Qemu-devel] [PATCH v2 00/31] target-xtensa: new target architecture Richard Henderson

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1311527469-12963-13-git-send-email-jcmvbkbc@gmail.com \
    --to=jcmvbkbc@gmail.com \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).