qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Max Filippov <jcmvbkbc@gmail.com>
To: qemu-devel@nongnu.org
Cc: jcmvbkbc@gmail.com
Subject: [Qemu-devel] [PATCH v3 09/32] target-xtensa: add special and user registers
Date: Thu,  1 Sep 2011 01:57:00 +0400	[thread overview]
Message-ID: <1314827843-28543-10-git-send-email-jcmvbkbc@gmail.com> (raw)
In-Reply-To: <1314827843-28543-1-git-send-email-jcmvbkbc@gmail.com>

Special Registers hold the majority of the state added to the processor
by the options. See ISA, 5.3 for details.

User Registers hold state added in support of designer's TIE and in some
cases of options that Tensilica provides. See ISA, 5.4 for details.

Only registers mapped in sregnames or uregnames are considered valid.

Signed-off-by: Max Filippov <jcmvbkbc@gmail.com>
---
 target-xtensa/cpu.h       |    7 ++++++
 target-xtensa/translate.c |   47 +++++++++++++++++++++++++++++++++++++++++++-
 2 files changed, 52 insertions(+), 2 deletions(-)

diff --git a/target-xtensa/cpu.h b/target-xtensa/cpu.h
index c323891..8c3fe2e 100644
--- a/target-xtensa/cpu.h
+++ b/target-xtensa/cpu.h
@@ -99,6 +99,12 @@ enum {
     XTENSA_OPTION_TRACE_PORT,
 };
 
+enum {
+    THREADPTR = 231,
+    FCR = 232,
+    FSR = 233,
+};
+
 typedef struct XtensaConfig {
     const char *name;
     uint64_t options;
@@ -109,6 +115,7 @@ typedef struct CPUXtensaState {
     uint32_t regs[16];
     uint32_t pc;
     uint32_t sregs[256];
+    uint32_t uregs[256];
 
     CPU_COMMON
 } CPUXtensaState;
diff --git a/target-xtensa/translate.c b/target-xtensa/translate.c
index 400c995..8922624 100644
--- a/target-xtensa/translate.c
+++ b/target-xtensa/translate.c
@@ -52,9 +52,20 @@ typedef struct DisasContext {
 static TCGv_ptr cpu_env;
 static TCGv_i32 cpu_pc;
 static TCGv_i32 cpu_R[16];
+static TCGv_i32 cpu_SR[256];
+static TCGv_i32 cpu_UR[256];
 
 #include "gen-icount.h"
 
+static const char * const sregnames[256] = {
+};
+
+static const char * const uregnames[256] = {
+    [THREADPTR] = "THREADPTR",
+    [FCR] = "FCR",
+    [FSR] = "FSR",
+};
+
 void xtensa_translate_init(void)
 {
     static const char * const regnames[] = {
@@ -74,6 +85,22 @@ void xtensa_translate_init(void)
                 offsetof(CPUState, regs[i]),
                 regnames[i]);
     }
+
+    for (i = 0; i < 256; ++i) {
+        if (sregnames[i]) {
+            cpu_SR[i] = tcg_global_mem_new_i32(TCG_AREG0,
+                    offsetof(CPUState, sregs[i]),
+                    sregnames[i]);
+        }
+    }
+
+    for (i = 0; i < 256; ++i) {
+        if (uregnames[i]) {
+            cpu_UR[i] = tcg_global_mem_new_i32(TCG_AREG0,
+                    offsetof(CPUState, uregs[i]),
+                    uregnames[i]);
+        }
+    }
 #define GEN_HELPER 2
 #include "helpers.h"
 }
@@ -784,9 +811,25 @@ void gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
 void cpu_dump_state(CPUState *env, FILE *f, fprintf_function cpu_fprintf,
         int flags)
 {
-    int i;
+    int i, j;
+
+    cpu_fprintf(f, "PC=%08x\n\n", env->pc);
+
+    for (i = j = 0; i < 256; ++i)
+        if (sregnames[i]) {
+            cpu_fprintf(f, "%s=%08x%c", sregnames[i], env->sregs[i],
+                    (j++ % 4) == 3 ? '\n' : ' ');
+        }
+
+    cpu_fprintf(f, (j % 4) == 0 ? "\n" : "\n\n");
+
+    for (i = j = 0; i < 256; ++i)
+        if (uregnames[i]) {
+            cpu_fprintf(f, "%s=%08x%c", uregnames[i], env->uregs[i],
+                    (j++ % 4) == 3 ? '\n' : ' ');
+        }
 
-    cpu_fprintf(f, "PC=%08x\n", env->pc);
+    cpu_fprintf(f, (j % 4) == 0 ? "\n" : "\n\n");
 
     for (i = 0; i < 16; ++i)
         cpu_fprintf(f, "A%02d=%08x%c", i, env->regs[i],
-- 
1.7.6

  parent reply	other threads:[~2011-08-31 22:32 UTC|newest]

Thread overview: 33+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2011-08-31 21:56 [Qemu-devel] [PATCH v3 00/32] target-xtensa: new target architecture Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 01/32] target-xtensa: add target stubs Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 02/32] target-xtensa: add target to the configure script Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 03/32] target-xtensa: implement disas_xtensa_insn Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 04/32] target-xtensa: implement narrow instructions Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 05/32] target-xtensa: implement RT0 group Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 06/32] target-xtensa: add sample board Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 07/32] target-xtensa: implement conditional jumps Max Filippov
2011-08-31 21:56 ` [Qemu-devel] [PATCH v3 08/32] target-xtensa: implement JX/RET0/CALLX Max Filippov
2011-08-31 21:57 ` Max Filippov [this message]
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 10/32] target-xtensa: implement RST3 group Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 11/32] target-xtensa: implement shifts (ST1 and RST1 groups) Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 12/32] target-xtensa: implement LSAI group Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 13/32] target-xtensa: mark reserved and TBD opcodes Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 14/32] target-xtensa: implement SYNC group Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 15/32] target-xtensa: implement CACHE group Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 16/32] target-xtensa: add PS register and access control Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 17/32] target-xtensa: implement exceptions Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 18/32] target-xtensa: implement RST2 group (32 bit mul/div/rem) Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 19/32] target-xtensa: implement windowed registers Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 20/32] target-xtensa: implement loop option Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 21/32] target-xtensa: implement extended L32R Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 22/32] target-xtensa: implement unaligned exception option Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 23/32] target-xtensa: implement SIMCALL Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 24/32] target-xtensa: implement interrupt option Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 25/32] target-xtensa: implement accurate window check Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 26/32] target-xtensa: implement CPENABLE and PRID SRs Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 27/32] target-xtensa: implement relocatable vectors Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 28/32] target-xtensa: add gdb support Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 29/32] target-xtensa: implement memory protection options Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 30/32] target-xtensa: add dc232b core and board Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 31/32] MAINTAINERS: add xtensa maintainer Max Filippov
2011-08-31 21:57 ` [Qemu-devel] [PATCH v3 32/32] target-xtensa: add regression testsuite Max Filippov

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1314827843-28543-10-git-send-email-jcmvbkbc@gmail.com \
    --to=jcmvbkbc@gmail.com \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).