From: Max Filippov <jcmvbkbc@gmail.com>
To: qemu-devel@nongnu.org
Cc: jcmvbkbc@gmail.com
Subject: [Qemu-devel] [PATCH v5 27/33] target-xtensa: implement relocatable vectors
Date: Tue, 6 Sep 2011 03:55:51 +0400 [thread overview]
Message-ID: <1315266957-22979-28-git-send-email-jcmvbkbc@gmail.com> (raw)
In-Reply-To: <1315266957-22979-1-git-send-email-jcmvbkbc@gmail.com>
See ISA, 4.4.3 for details.
Vector addresses recorded in core configuration are absolute values that
correspond to default VECBASE value.
Signed-off-by: Max Filippov <jcmvbkbc@gmail.com>
---
target-xtensa/cpu.h | 2 ++
target-xtensa/helper.c | 18 ++++++++++++++++--
target-xtensa/translate.c | 1 +
3 files changed, 19 insertions(+), 2 deletions(-)
diff --git a/target-xtensa/cpu.h b/target-xtensa/cpu.h
index 37f8b7f..c9094e9 100644
--- a/target-xtensa/cpu.h
+++ b/target-xtensa/cpu.h
@@ -123,6 +123,7 @@ enum {
INTCLEAR = 227,
INTENABLE = 228,
PS = 230,
+ VECBASE = 231,
EXCCAUSE = 232,
CCOUNT = 234,
PRID = 235,
@@ -219,6 +220,7 @@ typedef struct XtensaConfig {
unsigned nareg;
int excm_level;
int ndepc;
+ uint32_t vecbase;
uint32_t exception_vector[EXC_MAX];
unsigned ninterrupt;
unsigned nlevel;
diff --git a/target-xtensa/helper.c b/target-xtensa/helper.c
index c24a38a..dacb379 100644
--- a/target-xtensa/helper.c
+++ b/target-xtensa/helper.c
@@ -41,6 +41,7 @@ void cpu_reset(CPUXtensaState *env)
env->sregs[LITBASE] &= ~1;
env->sregs[PS] = xtensa_option_enabled(env->config,
XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
+ env->sregs[VECBASE] = env->config->vecbase;
env->pending_irq_level = 0;
}
@@ -54,6 +55,7 @@ static const XtensaConfig core_config[] = {
.nareg = 64,
.ndepc = 1,
.excm_level = 16,
+ .vecbase = 0x5fff8400,
.exception_vector = {
[EXC_RESET] = 0x5fff8000,
[EXC_WINDOW_OVERFLOW4] = 0x5fff8400,
@@ -140,6 +142,16 @@ target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
return addr;
}
+static uint32_t relocated_vector(CPUState *env, uint32_t vector)
+{
+ if (xtensa_option_enabled(env->config,
+ XTENSA_OPTION_RELOCATABLE_VECTOR)) {
+ return vector - env->config->vecbase + env->sregs[VECBASE];
+ } else {
+ return vector;
+ }
+}
+
/*!
* Handle penging IRQ.
* For the high priority interrupt jump to the corresponding interrupt vector.
@@ -160,7 +172,8 @@ static void handle_interrupt(CPUState *env)
env->sregs[EPS2 + level - 2] = env->sregs[PS];
env->sregs[PS] =
(env->sregs[PS] & ~PS_INTLEVEL) | level | PS_EXCM;
- env->pc = env->config->interrupt_vector[level];
+ env->pc = relocated_vector(env,
+ env->config->interrupt_vector[level]);
} else {
env->sregs[EXCCAUSE] = LEVEL1_INTERRUPT_CAUSE;
@@ -212,7 +225,8 @@ void do_interrupt(CPUState *env)
__func__, env->exception_index,
env->pc, env->regs[0], env->sregs[PS], env->sregs[CCOUNT]);
if (env->config->exception_vector[env->exception_index]) {
- env->pc = env->config->exception_vector[env->exception_index];
+ env->pc = relocated_vector(env,
+ env->config->exception_vector[env->exception_index]);
env->exception_taken = 1;
} else {
qemu_log("%s(pc = %08x) bad exception_index: %d\n",
diff --git a/target-xtensa/translate.c b/target-xtensa/translate.c
index d08b0ca..bd10ae5 100644
--- a/target-xtensa/translate.c
+++ b/target-xtensa/translate.c
@@ -106,6 +106,7 @@ static const char * const sregnames[256] = {
[INTCLEAR] = "INTCLEAR",
[INTENABLE] = "INTENABLE",
[PS] = "PS",
+ [VECBASE] = "VECBASE",
[EXCCAUSE] = "EXCCAUSE",
[CCOUNT] = "CCOUNT",
[PRID] = "PRID",
--
1.7.6
next prev parent reply other threads:[~2011-09-05 23:56 UTC|newest]
Thread overview: 37+ messages / expand[flat|nested] mbox.gz Atom feed top
2011-09-05 23:55 [Qemu-devel] [PATCH v5 00/32] target-xtensa: new target architecture Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 01/33] target-xtensa: add target stubs Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 02/33] target-xtensa: add target to the configure script Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 03/33] target-xtensa: implement disas_xtensa_insn Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 04/33] target-xtensa: implement narrow instructions Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 05/33] target-xtensa: implement RT0 group Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 06/33] target-xtensa: add sample board Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 07/33] target-xtensa: implement conditional jumps Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 08/33] target-xtensa: implement JX/RET0/CALLX Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 09/33] target-xtensa: add special and user registers Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 10/33] target-xtensa: implement RST3 group Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 11/33] target-xtensa: implement shifts (ST1 and RST1 groups) Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 12/33] target-xtensa: implement LSAI group Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 13/33] target-xtensa: mark reserved and TBD opcodes Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 14/33] target-xtensa: implement SYNC group Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 15/33] target-xtensa: implement CACHE group Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 16/33] target-xtensa: add PS register and access control Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 17/33] target-xtensa: implement exceptions Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 18/33] target-xtensa: implement RST2 group (32 bit mul/div/rem) Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 19/33] target-xtensa: implement windowed registers Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 20/33] target-xtensa: implement loop option Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 21/33] target-xtensa: implement extended L32R Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 22/33] target-xtensa: implement unaligned exception option Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 23/33] target-xtensa: implement SIMCALL Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 24/33] target-xtensa: implement interrupt option Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 25/33] target-xtensa: implement accurate window check Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 26/33] target-xtensa: implement CPENABLE and PRID SRs Max Filippov
2011-09-05 23:55 ` Max Filippov [this message]
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 28/33] target-xtensa: add gdb support Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 29/33] target-xtensa: implement memory protection options Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 30/33] target-xtensa: implement boolean option Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 31/33] target-xtensa: add dc232b core and board Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 32/33] MAINTAINERS: add xtensa maintainer Max Filippov
2011-09-05 23:55 ` [Qemu-devel] [PATCH v5 33/33] target-xtensa: add regression testsuite Max Filippov
2011-09-10 18:36 ` [Qemu-devel] [PATCH v5 00/32] target-xtensa: new target architecture Blue Swirl
2011-09-10 20:55 ` Stefan Weil
2011-09-11 18:06 ` Max Filippov
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1315266957-22979-28-git-send-email-jcmvbkbc@gmail.com \
--to=jcmvbkbc@gmail.com \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).