From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from eggs.gnu.org ([140.186.70.92]:55118) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1Rn9Qj-00076o-9J for qemu-devel@nongnu.org; Tue, 17 Jan 2012 08:50:38 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1Rn9QW-00065t-Vm for qemu-devel@nongnu.org; Tue, 17 Jan 2012 08:50:29 -0500 Received: from smtp181.dfw.emailsrvr.com ([67.192.241.181]:36015) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1Rn9QW-00065J-RM for qemu-devel@nongnu.org; Tue, 17 Jan 2012 08:50:16 -0500 From: Mark Langsdorf Date: Tue, 17 Jan 2012 07:50:31 -0600 Message-Id: <1326808231-32545-6-git-send-email-mark.langsdorf@calxeda.com> In-Reply-To: <1326808231-32545-1-git-send-email-mark.langsdorf@calxeda.com> References: <1326213943-878-1-git-send-email-mark.langsdorf@calxeda.com> <1326808231-32545-1-git-send-email-mark.langsdorf@calxeda.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: quoted-printable Subject: [Qemu-devel] [PATCH v10 5/5] arm: Remove incorrect comment in arm_timer List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , To: qemu-devel@nongnu.org Cc: i.mitsyanko@gmail.com, peter.maydell@linaro.org, afaerber@suse.de, mark.langsdorf@calxeda.com, edgar.iglesias@gmail.com The current comment says that the arm_timers are restricted to between 32 KHz and 1 MHz, but sp804 TRM does not specify those limits. Signed-off-by: Mark Langsdorf Reviewed-by: Andreas F=C3=A4rber --- Changes from v7, v8, v9 None Changes from v2, v3, v4, v5, v6 Skipped Changes from v1 Clarified the commit message hw/arm_timer.c | 3 --- 1 files changed, 0 insertions(+), 3 deletions(-) diff --git a/hw/arm_timer.c b/hw/arm_timer.c index 1902f1a..ead2535 100644 --- a/hw/arm_timer.c +++ b/hw/arm_timer.c @@ -273,11 +273,8 @@ static int sp804_init(SysBusDevice *dev) =20 qi =3D qemu_allocate_irqs(sp804_set_irq, s, 2); sysbus_init_irq(dev, &s->irq); - /* The timers are configurable between 32kHz and 1MHz - * defaulting to 1MHz but overrideable as individual properties */ s->timer[0] =3D arm_timer_init(s->freq0); s->timer[1] =3D arm_timer_init(s->freq1); - s->timer[0]->irq =3D qi[0]; s->timer[1]->irq =3D qi[1]; memory_region_init_io(&s->iomem, &sp804_ops, s, "sp804", 0x1000); --=20 1.7.7.5