From: Jia Liu <proljc@gmail.com>
To: qemu-devel@nongnu.org
Cc: afaerber@suse.de
Subject: [Qemu-devel] [PATCH v9 05/15] target-or32: Add int instruction helpers
Date: Fri, 13 Jul 2012 12:34:58 +0800 [thread overview]
Message-ID: <1342154108-798-6-git-send-email-proljc@gmail.com> (raw)
In-Reply-To: <1342154108-798-1-git-send-email-proljc@gmail.com>
Add OpenRISC int instruction helpers.
Signed-off-by: Jia Liu <proljc@gmail.com>
---
target-openrisc/Makefile.objs | 2 +-
target-openrisc/helper.h | 5 +++
target-openrisc/int_helper.c | 87 +++++++++++++++++++++++++++++++++++++++++
3 files changed, 93 insertions(+), 1 deletion(-)
create mode 100644 target-openrisc/int_helper.c
diff --git a/target-openrisc/Makefile.objs b/target-openrisc/Makefile.objs
index 52d0158..e2a3715 100644
--- a/target-openrisc/Makefile.objs
+++ b/target-openrisc/Makefile.objs
@@ -1,3 +1,3 @@
obj-$(CONFIG_SOFTMMU) += machine.o
obj-y += cpu.o exception.o interrupt.o mmu.o translate.o
-obj-y += exception_helper.o interrupt_helper.o mmu_helper.o
+obj-y += exception_helper.o int_helper.o interrupt_helper.o mmu_helper.o
diff --git a/target-openrisc/helper.h b/target-openrisc/helper.h
index 4e2a49f..c772951 100644
--- a/target-openrisc/helper.h
+++ b/target-openrisc/helper.h
@@ -22,6 +22,11 @@
/* exception */
DEF_HELPER_FLAGS_2(exception, 0, void, env, i32)
+/* int */
+DEF_HELPER_FLAGS_1(ff1, 0, tl, tl)
+DEF_HELPER_FLAGS_1(fl1, 0, tl, tl)
+DEF_HELPER_FLAGS_3(mul32, 0, tl, env, tl, tl)
+
/* interrupt */
DEF_HELPER_FLAGS_1(rfe, 0, void, env)
diff --git a/target-openrisc/int_helper.c b/target-openrisc/int_helper.c
new file mode 100644
index 0000000..45a9bfd
--- /dev/null
+++ b/target-openrisc/int_helper.c
@@ -0,0 +1,87 @@
+/*
+ * OpenRISC int helper routines
+ *
+ * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
+ * Feng Gao <gf91597@gmail.com>
+ *
+ * This library is free software; you can redistribute it and/or
+ * modify it under the terms of the GNU Lesser General Public
+ * License as published by the Free Software Foundation; either
+ * version 2 of the License, or (at your option) any later version.
+ *
+ * This library is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
+ * Lesser General Public License for more details.
+ *
+ * You should have received a copy of the GNU Lesser General Public
+ * License along with this library; if not, see <http://www.gnu.org/licenses/>.
+ */
+
+#include "cpu.h"
+#include "helper.h"
+#include "exception.h"
+
+target_ulong HELPER(ff1)(target_ulong x)
+{
+ target_ulong n = 0;
+
+ if (x == 0) {
+ return 0;
+ }
+
+ for (n = 32; x; n--) {
+ x <<= 1;
+ }
+ return n+1;
+}
+
+target_ulong HELPER(fl1)(target_ulong x)
+{
+ target_ulong n = 0;
+
+ if (x == 0) {
+ return 0;
+ }
+
+ for (n = 0; x; n++) {
+ x >>= 1;
+ }
+ return n;
+}
+
+target_ulong HELPER(mul32)(CPUOpenRISCState *env,
+ target_ulong ra, target_ulong rb)
+{
+ uint64_t result;
+ target_ulong high, cy;
+
+ OpenRISCCPU *cpu = OPENRISC_CPU(ENV_GET_CPU(env));
+
+ result = ra * rb;
+ /* regisiers in or32 is 32bit, so 32 is NOT a magic number.
+ or64 is not handled in this function, and not implement yet,
+ TARGET_LONG_BITS for or64 is 64, it will break this function,
+ so, we didn't use TARGET_LONG_BITS here. */
+ high = result >> 32;
+ cy = result >> (32 - 1);
+
+ if ((cy & 0x1) == 0x0) {
+ if (high == 0x0) {
+ return result;
+ }
+ }
+
+ if ((cy & 0x1) == 0x1) {
+ if (high == 0xffffffff) {
+ return result;
+ }
+ }
+
+ cpu->env.sr |= (SR_OV | SR_CY);
+ if (cpu->env.sr & SR_OVE) {
+ raise_exception(cpu, EXCP_RANGE);
+ }
+
+ return result;
+}
--
1.7.9.5
next prev parent reply other threads:[~2012-07-13 4:36 UTC|newest]
Thread overview: 30+ messages / expand[flat|nested] mbox.gz Atom feed top
2012-07-13 4:34 [Qemu-devel] [PATCH v9 00/15] QEMU OpenRISC support Jia Liu
2012-07-13 4:34 ` [Qemu-devel] [PATCH v9 01/15] target-or32: Add target stubs and QOM cpu Jia Liu
2012-07-13 4:34 ` [Qemu-devel] [PATCH v9 02/15] target-or32: Add MMU support Jia Liu
2012-07-13 4:34 ` [Qemu-devel] [PATCH v9 03/15] target-or32: Add interrupt support Jia Liu
2012-07-13 4:34 ` [Qemu-devel] [PATCH v9 04/15] target-or32: Add exception support Jia Liu
2012-07-13 4:34 ` Jia Liu [this message]
2012-07-13 9:18 ` [Qemu-devel] [PATCH v9 05/15] target-or32: Add int instruction helpers Max Filippov
2012-07-14 11:44 ` Jia Liu
2012-07-13 4:34 ` [Qemu-devel] [PATCH v9 06/15] target-or32: Add float " Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 07/15] target-or32: Add instruction translation Jia Liu
2012-07-13 8:09 ` Peter Maydell
2012-07-13 8:26 ` Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 08/15] target-or32: Add PIC support Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 09/15] target-or32: Add timer support Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 10/15] target-or32: Add a IIS dummy board Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 11/15] target-or32: Add system instructions Jia Liu
2012-07-13 9:27 ` Max Filippov
2012-07-14 11:12 ` Jia Liu
2012-07-14 13:19 ` Blue Swirl
2012-07-14 13:39 ` Jia Liu
2012-07-14 13:49 ` Max Filippov
2012-07-14 14:08 ` Jia Liu
2012-07-14 14:42 ` Blue Swirl
2012-07-15 0:39 ` Jia Liu
2012-07-15 7:54 ` Blue Swirl
2012-07-15 13:31 ` Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 12/15] target-or32: Add gdb stub support Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 13/15] target-or32: Add linux syscall, signal and termbits Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 14/15] target-or32: Add linux user support Jia Liu
2012-07-13 4:35 ` [Qemu-devel] [PATCH v9 15/15] target-or32: Add testcases Jia Liu
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1342154108-798-6-git-send-email-proljc@gmail.com \
--to=proljc@gmail.com \
--cc=afaerber@suse.de \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).