qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Jia Liu <proljc@gmail.com>
To: qemu-devel@nongnu.org
Cc: aurelien@aurel32.net
Subject: [Qemu-devel] [PATCH v7 04/14] target-mips-ase-dsp: Add branch instructions
Date: Tue, 28 Aug 2012 14:36:15 +0800	[thread overview]
Message-ID: <1346135785-12119-5-git-send-email-proljc@gmail.com> (raw)
In-Reply-To: <1346135785-12119-1-git-send-email-proljc@gmail.com>

Add MIPS ASE DSP Branch instructions.

Signed-off-by: Jia Liu <proljc@gmail.com>
---
 target-mips/translate.c |   50 +++++++++++++++++++++++++++++++++++++++++++----
 1 file changed, 46 insertions(+), 4 deletions(-)

diff --git a/target-mips/translate.c b/target-mips/translate.c
index e1ea9c1..18d827d 100644
--- a/target-mips/translate.c
+++ b/target-mips/translate.c
@@ -332,6 +332,14 @@ enum {
     OPC_DSHD     = (0x05 << 6) | OPC_DBSHFL,
 };
 
+/* MIPS DSP REGIMM opcodes */
+enum {
+    OPC_BPOSGE32 = (0x1C << 16) | OPC_REGIMM,
+#if defined(TARGET_MIPS64)
+    OPC_BPOSGE64 = (0x1D << 16) | OPC_REGIMM,
+#endif
+};
+
 /* Coprocessor 0 (rs field) */
 #define MASK_CP0(op)       MASK_OP_MAJOR(op) | (op & (0x1F << 21))
 
@@ -2841,6 +2849,22 @@ static void gen_compute_branch (DisasContext *ctx, uint32_t opc,
         }
         btgt = ctx->pc + insn_bytes + offset;
         break;
+    case OPC_BPOSGE32:
+#if defined(TARGET_MIPS64)
+        tcg_gen_andi_tl(t0, cpu_dspctrl, 0x7F);
+#else
+        tcg_gen_andi_tl(t0, cpu_dspctrl, 0x3F);
+#endif
+        bcond_compute = 1;
+        btgt = ctx->pc + insn_bytes + offset;
+        break;
+#if defined(TARGET_MIPS64)
+    case OPC_BPOSGE64:
+        tcg_gen_andi_tl(t0, cpu_dspctrl, 0x7F);
+        bcond_compute = 1;
+        btgt = ctx->pc + insn_bytes + offset;
+        break;
+#endif
     case OPC_J:
     case OPC_JAL:
     case OPC_JALX:
@@ -3029,6 +3053,16 @@ static void gen_compute_branch (DisasContext *ctx, uint32_t opc,
             tcg_gen_setcondi_tl(TCG_COND_LT, bcond, t0, 0);
             MIPS_DEBUG("bltzl %s, " TARGET_FMT_lx, regnames[rs], btgt);
             goto likely;
+        case OPC_BPOSGE32:
+            tcg_gen_setcondi_tl(TCG_COND_GE, bcond, t0, 32);
+            MIPS_DEBUG("bposge32 %s, " TARGET_FMT_lx, t0, btgt);
+            goto not_likely;
+#if defined(TARGET_MIPS64)
+        case OPC_BPOSGE64:
+            tcg_gen_setcondi_tl(TCG_COND_GE, bcond, t0, 64);
+            MIPS_DEBUG("bposge64 %s, " TARGET_FMT_lx, t0, btgt);
+            goto not_likely;
+#endif
         case OPC_BLTZALS:
         case OPC_BLTZAL:
             ctx->hflags |= (opc == OPC_BLTZALS
@@ -11284,10 +11318,6 @@ static void decode_micromips32_opc (CPUMIPSState *env, DisasContext *ctx,
                                 (ctx->opcode >> 18) & 0x7, imm << 1);
             *is_branch = 1;
             break;
-        case BPOSGE64:
-        case BPOSGE32:
-            /* MIPS DSP: not implemented */
-            /* Fall through */
         default:
             MIPS_INVAL("pool32i");
             generate_exception(ctx, EXCP_RI);
@@ -12196,6 +12226,18 @@ static void decode_opc (CPUMIPSState *env, DisasContext *ctx, int *is_branch)
             check_insn(env, ctx, ISA_MIPS32R2);
             /* Treat as NOP. */
             break;
+        case OPC_BPOSGE32:    /* MIPS DSP branch */
+            check_dsp(ctx);
+            gen_compute_branch(ctx, op1, 4, -1, -2, (int32_t)imm << 2);
+            *is_branch = 1;
+            break;
+#if defined(TARGET_MIPS64)
+        case OPC_BPOSGE64:
+            check_dsp(ctx);
+            gen_compute_branch(ctx, op1, 4, -1, -2, (int32_t)imm << 2);
+            *is_branch = 1;
+            break;
+#endif
         default:            /* Invalid */
             MIPS_INVAL("regimm");
             generate_exception(ctx, EXCP_RI);
-- 
1.7.9.5

  parent reply	other threads:[~2012-08-28  6:37 UTC|newest]

Thread overview: 30+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2012-08-28  6:36 [Qemu-devel] [PATCH v7 00/14] QEMU MIPS ASE DSP support Jia Liu
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 01/14] target-mips-ase-dsp: Add internal functions Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 02/14] target-mips-ase-dsp: Add dsp resources access check Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 03/14] target-mips-ase-dsp: Use correct acc value to index cpu_HI/cpu_LO rather than using a fix number Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` Jia Liu [this message]
2012-09-06  9:11   ` [Qemu-devel] [PATCH v7 04/14] target-mips-ase-dsp: Add branch instructions Aurelien Jarno
2012-09-10 18:13     ` Johnson, Eric
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 05/14] target-mips-ase-dsp: Add load instructions Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 06/14] target-mips-ase-dsp: Add arithmetic instructions Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 07/14] target-mips-ase-dsp: Add GPR-based shift instructions Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 08/14] target-mips-ase-dsp: Add multiply instructions Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 09/14] target-mips-ase-dsp: Add bit/manipulation instructions Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 10/14] target-mips-ase-dsp: Add compare-pick instructions Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 11/14] target-mips-ase-dsp: Add DSP accumulator instructions Jia Liu
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 12/14] target-mips-ase-dsp: Add MIPS DSP processors Jia Liu
2012-09-06  9:11   ` Aurelien Jarno
2012-09-08 12:01     ` Jia Liu
2012-09-08 12:06       ` Aurelien Jarno
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 13/14] target-mips-ase-dsp: Add testcases Jia Liu
2012-08-28  6:36 ` [Qemu-devel] [PATCH v7 14/14] target-mips-ase-dsp: Change TODO file Jia Liu
2012-09-03  9:06 ` [Qemu-devel] [PATCH v7 00/14] QEMU MIPS ASE DSP support Jia Liu

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1346135785-12119-5-git-send-email-proljc@gmail.com \
    --to=proljc@gmail.com \
    --cc=aurelien@aurel32.net \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).