From: Kuo-Jung Su <dantesu@gmail.com>
To: qemu-devel@nongnu.org
Cc: Peter Maydell <peter.maydell@linaro.org>,
i.mitsyanko@samsung.com, Blue Swirl <blauwirbel@gmail.com>,
Paul Brook <paul@codesourcery.com>,
Kuo-Jung Su <dantesu@faraday-tech.com>,
Andreas <afaerber@suse.de>,
fred.konrad@greensocs.com
Subject: [Qemu-devel] [PATCH v8 05/24] hw/arm: add FTDDRII030 DDRII controller support
Date: Fri, 15 Mar 2013 21:15:17 +0800 [thread overview]
Message-ID: <1363353336-11237-6-git-send-email-dantesu@gmail.com> (raw)
In-Reply-To: <1363353336-11237-1-git-send-email-dantesu@gmail.com>
From: Kuo-Jung Su <dantesu@faraday-tech.com>
The FTDDRII030 is a DDRII SDRAM controller which is responsible for
SDRAM initialization.
In QEMU we emulate only the SDRAM enable function.
Signed-off-by: Kuo-Jung Su <dantesu@faraday-tech.com>
---
hw/arm/Makefile.objs | 1 +
hw/arm/faraday_a369_soc.c | 9 +++
hw/arm/ftddrii030.c | 183 +++++++++++++++++++++++++++++++++++++++++++++
3 files changed, 193 insertions(+)
create mode 100644 hw/arm/ftddrii030.c
diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs
index af36b01..0bbf838 100644
--- a/hw/arm/Makefile.objs
+++ b/hw/arm/Makefile.objs
@@ -39,3 +39,4 @@ obj-y += faraday_a369.o faraday_a369_soc.o faraday_a369_scu.o \
faraday_a369_kpd.o
obj-y += ftintc020.o
obj-y += ftahbc020.o
+obj-y += ftddrii030.o
diff --git a/hw/arm/faraday_a369_soc.c b/hw/arm/faraday_a369_soc.c
index 01b4395..e8a63bb 100644
--- a/hw/arm/faraday_a369_soc.c
+++ b/hw/arm/faraday_a369_soc.c
@@ -158,6 +158,15 @@ a369soc_device_init(FaradaySoCState *s)
fprintf(stderr, "a369soc: Unable to set soc link for FTAHBC020\n");
abort();
}
+
+ /* ftddrii030 */
+ ds = sysbus_create_simple("ftddrii030", 0x93100000, NULL);
+ s->ddrc = ds;
+ object_property_set_link(OBJECT(ds), OBJECT(s), "soc", &local_errp);
+ if (local_errp) {
+ fprintf(stderr, "a369soc: Unable to set soc link for FTDDRII030\n");
+ abort();
+ }
}
static void a369soc_realize(DeviceState *dev, Error **errp)
diff --git a/hw/arm/ftddrii030.c b/hw/arm/ftddrii030.c
new file mode 100644
index 0000000..90a5842
--- /dev/null
+++ b/hw/arm/ftddrii030.c
@@ -0,0 +1,183 @@
+/*
+ * Faraday DDRII controller
+ *
+ * Copyright (c) 2012 Faraday Technology
+ * Written by Dante Su <dantesu@faraday-tech.com>
+ *
+ * This code is licensed under GNU GPL v2+
+ */
+
+#include "hw/hw.h"
+#include "hw/sysbus.h"
+#include "hw/devices.h"
+#include "sysemu/sysemu.h"
+
+#include "faraday.h"
+
+#define REG_MCR 0x00 /* memory configuration register */
+#define REG_MSR 0x04 /* memory status register */
+#define REG_REVR 0x50 /* revision register */
+
+#define MSR_INIT_OK BIT(8) /* DDR2 initial is completed */
+#define MSR_CMD_MRS BIT(0) /* start MRS command */
+
+#define CFG_REGSIZE (0x50 / 4)
+
+#define TYPE_FTDDRII030 "ftddrii030"
+
+typedef struct Ftddrii030State {
+ SysBusDevice busdev;
+ MemoryRegion iomem;
+
+ FaradaySoCState *soc;
+ /* HW register cache */
+ uint32_t regs[CFG_REGSIZE];
+} Ftddrii030State;
+
+#define FTDDRII030(obj) \
+ OBJECT_CHECK(Ftddrii030State, obj, TYPE_FTDDRII030)
+
+#define DDR_REG32(s, off) \
+ ((s)->regs[(off) / 4])
+
+static uint64_t
+ftddrii030_mem_read(void *opaque, hwaddr addr, unsigned size)
+{
+ Ftddrii030State *s = FTDDRII030(opaque);
+ uint64_t ret = 0;
+
+ if (s->soc->ddr_inited) {
+ DDR_REG32(s, REG_MSR) |= MSR_INIT_OK;
+ }
+
+ switch (addr) {
+ case REG_MCR ... (CFG_REGSIZE - 1) * 4:
+ ret = s->regs[addr / 4];
+ break;
+ case REG_REVR:
+ ret = 0x100; /* rev. = 0.1.0 */
+ break;
+ default:
+ qemu_log_mask(LOG_GUEST_ERROR,
+ "ftddrii030: undefined memory access@%#" HWADDR_PRIx "\n", addr);
+ break;
+ }
+
+ return ret;
+}
+
+static void
+ftddrii030_mem_write(void *opaque, hwaddr addr, uint64_t val, unsigned size)
+{
+ Ftddrii030State *s = FTDDRII030(opaque);
+
+ switch (addr) {
+ case REG_MCR:
+ DDR_REG32(s, REG_MCR) = (uint32_t)val & 0xffff;
+ break;
+ case REG_MSR:
+ val = (val & 0x3f) | (DDR_REG32(s, REG_MSR) & MSR_INIT_OK);
+ if (!s->soc->ddr_inited && (val & MSR_CMD_MRS)) {
+ val &= ~MSR_CMD_MRS;
+ val |= MSR_INIT_OK;
+ memory_region_add_subregion(s->soc->as,
+ s->soc->ram_base,
+ s->soc->ram);
+ s->soc->ddr_inited = true;
+ }
+ DDR_REG32(s, REG_MSR) = (uint32_t)val;
+ break;
+ case 0x08 ... (CFG_REGSIZE - 1) * 4: /* DDRII Timing, ECC ...etc. */
+ s->regs[addr / 4] = (uint32_t)val;
+ break;
+ default:
+ qemu_log_mask(LOG_GUEST_ERROR,
+ "ftddrii030: undefined memory access@%#" HWADDR_PRIx "\n", addr);
+ break;
+ }
+}
+
+static const MemoryRegionOps mmio_ops = {
+ .read = ftddrii030_mem_read,
+ .write = ftddrii030_mem_write,
+ .endianness = DEVICE_LITTLE_ENDIAN,
+ .valid = {
+ .min_access_size = 4,
+ .max_access_size = 4,
+ }
+};
+
+static void ftddrii030_reset(DeviceState *ds)
+{
+ Ftddrii030State *s = FTDDRII030(SYS_BUS_DEVICE(ds));
+ Error *local_errp = NULL;
+
+ s->soc = FARADAY_SOC(object_property_get_link(OBJECT(s),
+ "soc",
+ &local_errp));
+ if (local_errp) {
+ fprintf(stderr, "ftahbc020: Unable to get soc link\n");
+ abort();
+ }
+
+ if (s->soc->ddr_inited && !s->soc->bi) {
+ memory_region_del_subregion(s->soc->as, s->soc->ram);
+ s->soc->ddr_inited = false;
+ }
+
+ memset(s->regs, 0, sizeof(s->regs));
+}
+
+static void ftddrii030_realize(DeviceState *dev, Error **errp)
+{
+ Ftddrii030State *s = FTDDRII030(dev);
+
+ memory_region_init_io(&s->iomem,
+ &mmio_ops,
+ s,
+ TYPE_FTDDRII030,
+ 0x1000);
+ sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
+
+ object_property_add_link(OBJECT(dev),
+ "soc",
+ TYPE_FARADAY_SOC,
+ (Object **) &s->soc,
+ errp);
+}
+
+static const VMStateDescription vmstate_ftddrii030 = {
+ .name = TYPE_FTDDRII030,
+ .version_id = 1,
+ .minimum_version_id = 1,
+ .minimum_version_id_old = 1,
+ .fields = (VMStateField[]) {
+ VMSTATE_UINT32_ARRAY(regs, Ftddrii030State, CFG_REGSIZE),
+ VMSTATE_END_OF_LIST(),
+ }
+};
+
+static void ftddrii030_class_init(ObjectClass *klass, void *data)
+{
+ DeviceClass *dc = DEVICE_CLASS(klass);
+
+ dc->desc = TYPE_FTDDRII030;
+ dc->vmsd = &vmstate_ftddrii030;
+ dc->reset = ftddrii030_reset;
+ dc->realize = ftddrii030_realize;
+ dc->no_user = 1;
+}
+
+static const TypeInfo ftddrii030_info = {
+ .name = TYPE_FTDDRII030,
+ .parent = TYPE_SYS_BUS_DEVICE,
+ .instance_size = sizeof(Ftddrii030State),
+ .class_init = ftddrii030_class_init,
+};
+
+static void ftddrii030_register_types(void)
+{
+ type_register_static(&ftddrii030_info);
+}
+
+type_init(ftddrii030_register_types)
--
1.7.9.5
next prev parent reply other threads:[~2013-03-15 13:16 UTC|newest]
Thread overview: 36+ messages / expand[flat|nested] mbox.gz Atom feed top
2013-03-15 13:15 [Qemu-devel] [PATCH v8 00/24] hw/arm: add Faraday A369 SoC platform support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 01/24] target-arm: add Faraday ARMv5TE processors support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 02/24] hw/arm: add Faraday a369 SoC platform support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 03/24] hw/arm: add FTINTC020 interrupt controller support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 04/24] hw/arm: add FTAHBC020 AHB " Kuo-Jung Su
2013-03-15 13:15 ` Kuo-Jung Su [this message]
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 06/24] hw/arm: add FTPWMTMR010 timer support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 07/24] hw/arm: add FTWDT010 watchdog " Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 08/24] hw/arm: add FTRTC011 RTC " Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 09/24] tests: add QTest for FTRTC011 Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 10/24] hw/arm: add FTDMAC020 AHB DMA support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 11/24] hw/arm: add FTAPBBRG020 APB " Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 12/24] hw/arm: add FTNANDC021 nand flash controller support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 13/24] hw/arm: add FTI2C010 I2C " Kuo-Jung Su
2013-03-16 4:13 ` Peter Crosthwaite
2013-03-18 1:28 ` Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 14/24] hw: Add AudioCodecClass for wm87xx audio class abstration Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 15/24] hw: add WM8731 audio codec support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 16/24] hw/arm: add FTSSP010 multi-function controller support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 17/24] qemu/bitops.h: add the bit ordering reversal functions Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 18/24] hw/arm: add FTGMAC100 1Gbps ethernet support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 19/24] hw/arm: add FTLCDC200 LCD controller support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 20/24] hw/arm: add FTTSC010 touchscreen " Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 21/24] hw/arm: add FTSDC010 MMC/SD " Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 22/24] hw/arm: add FTMAC110 10/100Mbps ethernet support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 23/24] hw/arm: add FTTMR010 timer support Kuo-Jung Su
2013-03-15 13:15 ` [Qemu-devel] [PATCH v8 24/24] hw/arm: add FTSPI020 SPI flash controller support Kuo-Jung Su
2013-03-15 13:47 ` [Qemu-devel] [PATCH v8 00/24] hw/arm: add Faraday A369 SoC platform support Peter Maydell
2013-03-18 0:56 ` Kuo-Jung Su
-- strict thread matches above, loose matches on Subject: below --
2013-03-15 13:13 Kuo-Jung Su
2013-03-15 13:13 ` [Qemu-devel] [PATCH v8 05/24] hw/arm: add FTDDRII030 DDRII controller support Kuo-Jung Su
2013-03-16 3:32 ` Peter Crosthwaite
2013-03-18 1:12 ` Kuo-Jung Su
2013-03-18 1:32 ` Peter Crosthwaite
2013-03-18 9:56 ` Kuo-Jung Su
2013-03-18 10:30 ` Peter Maydell
2013-03-19 5:15 ` Kuo-Jung Su
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1363353336-11237-6-git-send-email-dantesu@gmail.com \
--to=dantesu@gmail.com \
--cc=afaerber@suse.de \
--cc=blauwirbel@gmail.com \
--cc=dantesu@faraday-tech.com \
--cc=fred.konrad@greensocs.com \
--cc=i.mitsyanko@samsung.com \
--cc=paul@codesourcery.com \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).