From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from eggs.gnu.org ([2001:4830:134:3::10]:44278) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1W4EP8-0008Iy-Ve for qemu-devel@nongnu.org; Fri, 17 Jan 2014 13:44:32 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1W4EP6-0000jS-6x for qemu-devel@nongnu.org; Fri, 17 Jan 2014 13:44:30 -0500 Received: from mnementh.archaic.org.uk ([2001:8b0:1d0::1]:44900) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1W4EP6-0000iH-0f for qemu-devel@nongnu.org; Fri, 17 Jan 2014 13:44:28 -0500 From: Peter Maydell Date: Fri, 17 Jan 2014 18:44:09 +0000 Message-Id: <1389984257-6822-1-git-send-email-peter.maydell@linaro.org> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Subject: [Qemu-devel] [PATCH 0/8] target-arm: A64 Neon instructions, set 2 List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , To: qemu-devel@nongnu.org Cc: patches@linaro.org, Michael Matz , Alexander Graf , Claudio Fontana , Dirk Mueller , Will Newton , Laurent Desnogues , =?UTF-8?q?Alex=20Benn=C3=A9e?= , kvmarm@lists.cs.columbia.edu, Christoffer Dall , Richard Henderson This is the second set of patches for A64 Neon. The last patch set did a complete coverage of some of the smaller and simpler instruction groupings; this patch set attacks a few of the larger groupings (3-same; scalar 3-same; 3-different; shift-imm; scalar shift-imm) and doesn't attempt complete coverage of them. My rule of thumb was to (a) implement enough instructions to demonstrate that the general decode and set of sub-functions/loops was adequate (b) aim to cover at least as much as the SuSE tree. Remaining things in SuSE 1.6 tree not yet implemented: 3-reg-same MLA, MLS, MUL, PMUL, SMAX, UMAX, SMIN, UMIN, SSHL, USHL, SQSHL, UQSHL, SRSHL, URSHL 2-reg-misc XTN, FABS, FNEG, NOT thanks -- PMM Alex Bennée (2): target-arm: A64: Add logic ops from SIMD 3 same group target-arm: A64: Add SIMD shift by immediate Peter Maydell (6): target-arm: A64: Add SIMD three-different multiply accumulate insns target-arm: A64: Add SIMD three-different ABDL instructions target-arm: A64: Add SIMD scalar 3 same add, sub and compare ops target-arm: A64: Add top level decode for SIMD 3-same group target-arm: A64: Add integer ops from SIMD 3-same group target-arm: A64: Add simple SIMD 3-same floating point ops target-arm/translate-a64.c | 1190 +++++++++++++++++++++++++++++++++++++++++++- 1 file changed, 1186 insertions(+), 4 deletions(-) -- 1.8.5