From: Richard Henderson <rth@twiddle.net>
To: qemu-devel@nongnu.org
Cc: peter.maydell@linaro.org, gang.chen.5i5j@gmail.com
Subject: [Qemu-devel] [PULL 20/35] target-tilegx: Handle post-increment load and store instructions
Date: Tue, 15 Sep 2015 08:03:58 -0700 [thread overview]
Message-ID: <1442329453-16260-21-git-send-email-rth@twiddle.net> (raw)
In-Reply-To: <1442329453-16260-1-git-send-email-rth@twiddle.net>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Richard Henderson <rth@twiddle.net>
---
target-tilegx/translate.c | 94 +++++++++++++++++++++++++++++++++++++++++++----
1 file changed, 86 insertions(+), 8 deletions(-)
diff --git a/target-tilegx/translate.c b/target-tilegx/translate.c
index 246cc6a..7fe42e8 100644
--- a/target-tilegx/translate.c
+++ b/target-tilegx/translate.c
@@ -228,6 +228,20 @@ static TileExcp gen_st_opcode(DisasContext *dc, unsigned dest, unsigned srca,
return TILEGX_EXCP_NONE;
}
+static TileExcp gen_st_add_opcode(DisasContext *dc, unsigned srca, unsigned srcb,
+ int imm, TCGMemOp memop, const char *name)
+{
+ TCGv tsrca = load_gr(dc, srca);
+ TCGv tsrcb = load_gr(dc, srcb);
+
+ tcg_gen_qemu_st_tl(tsrcb, tsrca, dc->mmuidx, memop);
+ tcg_gen_addi_tl(dest_gr(dc, srca), tsrca, imm);
+
+ qemu_log_mask(CPU_LOG_TB_IN_ASM, "%s %s, %s, %d", name,
+ reg_names[srca], reg_names[srcb], imm);
+ return TILEGX_EXCP_NONE;
+}
+
static TileExcp gen_rr_opcode(DisasContext *dc, unsigned opext,
unsigned dest, unsigned srca)
{
@@ -824,6 +838,7 @@ static TileExcp gen_rri_opcode(DisasContext *dc, unsigned opext,
TCGv tdest = dest_gr(dc, dest);
TCGv tsrca = load_gr(dc, srca);
const char *mnemonic;
+ TCGMemOp memop;
switch (opext) {
case OE(ADDI_OPCODE_Y0, 0, Y0):
@@ -854,21 +869,72 @@ static TileExcp gen_rri_opcode(DisasContext *dc, unsigned opext,
case OE_IM(CMPLTSI, X1):
case OE_IM(CMPLTUI, X0):
case OE_IM(CMPLTUI, X1):
+ return TILEGX_EXCP_OPCODE_UNIMPLEMENTED;
case OE_IM(LD1S_ADD, X1):
+ memop = MO_SB;
+ mnemonic = "ld1s_add";
+ goto do_load_add;
case OE_IM(LD1U_ADD, X1):
+ memop = MO_UB;
+ mnemonic = "ld1u_add";
+ goto do_load_add;
case OE_IM(LD2S_ADD, X1):
+ memop = MO_TESW;
+ mnemonic = "ld2s_add";
+ goto do_load_add;
case OE_IM(LD2U_ADD, X1):
+ memop = MO_TEUW;
+ mnemonic = "ld2u_add";
+ goto do_load_add;
case OE_IM(LD4S_ADD, X1):
+ memop = MO_TESL;
+ mnemonic = "ld4s_add";
+ goto do_load_add;
case OE_IM(LD4U_ADD, X1):
+ memop = MO_TEUL;
+ mnemonic = "ld4u_add";
+ goto do_load_add;
case OE_IM(LDNT1S_ADD, X1):
+ memop = MO_SB;
+ mnemonic = "ldnt1s_add";
+ goto do_load_add;
case OE_IM(LDNT1U_ADD, X1):
+ memop = MO_UB;
+ mnemonic = "ldnt1u_add";
+ goto do_load_add;
case OE_IM(LDNT2S_ADD, X1):
+ memop = MO_TESW;
+ mnemonic = "ldnt2s_add";
+ goto do_load_add;
case OE_IM(LDNT2U_ADD, X1):
+ memop = MO_TEUW;
+ mnemonic = "ldnt2u_add";
+ goto do_load_add;
case OE_IM(LDNT4S_ADD, X1):
+ memop = MO_TESL;
+ mnemonic = "ldnt4s_add";
+ goto do_load_add;
case OE_IM(LDNT4U_ADD, X1):
+ memop = MO_TEUL;
+ mnemonic = "ldnt4u_add";
+ goto do_load_add;
case OE_IM(LDNT_ADD, X1):
+ memop = MO_TEQ;
+ mnemonic = "ldnt_add";
+ goto do_load_add;
case OE_IM(LD_ADD, X1):
+ memop = MO_TEQ;
+ mnemonic = "ldnt_add";
+ do_load_add:
+ tcg_gen_qemu_ld_tl(tdest, tsrca, dc->mmuidx, memop);
+ tcg_gen_addi_tl(dest_gr(dc, srca), tsrca, imm);
+ break;
case OE_IM(LDNA_ADD, X1):
+ tcg_gen_andi_tl(tdest, tsrca, ~7);
+ tcg_gen_qemu_ld_tl(tdest, tdest, dc->mmuidx, MO_TEQ);
+ tcg_gen_addi_tl(dest_gr(dc, srca), tsrca, imm);
+ mnemonic = "ldna_add";
+ break;
case OE_IM(MFSPR, X1):
case OE_IM(MTSPR, X1):
return TILEGX_EXCP_OPCODE_UNIMPLEMENTED;
@@ -877,14 +943,6 @@ static TileExcp gen_rri_opcode(DisasContext *dc, unsigned opext,
tcg_gen_ori_tl(tdest, tsrca, imm);
mnemonic = "ori";
break;
- case OE_IM(ST1_ADD, X1):
- case OE_IM(ST2_ADD, X1):
- case OE_IM(ST4_ADD, X1):
- case OE_IM(STNT1_ADD, X1):
- case OE_IM(STNT2_ADD, X1):
- case OE_IM(STNT4_ADD, X1):
- case OE_IM(STNT_ADD, X1):
- case OE_IM(ST_ADD, X1):
case OE_IM(V1ADDI, X0):
case OE_IM(V1ADDI, X1):
case OE_IM(V1CMPEQI, X0):
@@ -1291,6 +1349,26 @@ static TileExcp decode_x1(DisasContext *dc, tilegx_bundle_bits bundle)
case IMM8_OPCODE_X1:
ext = get_Imm8OpcodeExtension_X1(bundle);
+ imm = (int8_t)get_Dest_Imm8_X1(bundle);
+ srcb = get_SrcB_X1(bundle);
+ switch (ext) {
+ case ST1_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_UB, "st1_add");
+ case ST2_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_TEUW, "st2_add");
+ case ST4_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_TEUL, "st4_add");
+ case STNT1_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_UB, "stnt1_add");
+ case STNT2_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_TEUW, "stnt2_add");
+ case STNT4_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_TEUL, "stnt4_add");
+ case STNT_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_TEQ, "stnt_add");
+ case ST_ADD_IMM8_OPCODE_X1:
+ return gen_st_add_opcode(dc, srca, srcb, imm, MO_TEQ, "st_add");
+ }
imm = (int8_t)get_Imm8_X1(bundle);
return gen_rri_opcode(dc, OE(opc, ext, X1), dest, srca, imm);
--
2.4.3
next prev parent reply other threads:[~2015-09-15 15:04 UTC|newest]
Thread overview: 43+ messages / expand[flat|nested] mbox.gz Atom feed top
2015-09-15 15:03 [Qemu-devel] [PULL 00/35] TileGX basic instructions Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 01/35] linux-user: tilegx: Add architecture related features Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 02/35] linux-user: Support tilegx architecture in linux-user Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 03/35] linux-user: Conditionalize syscalls which are not defined in tilegx Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 04/35] target-tilegx: Add opcode basic implementation from Tilera Corporation Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 05/35] target-tilegx: Modify opcode_tilegx.h to fit QEMU usage Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 06/35] target-tilegx: Modify _SPECIAL_ opcodes Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 07/35] target-tilegx: Fix LDNA_ADD_IMM8_OPCODE_X1 Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 08/35] target-tilegx: Add special register information from Tilera Corporation Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 09/35] target-tilegx: Add cpu basic features for linux-user Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 10/35] target-tilegx: Add several helpers for instructions translation Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 11/35] target-tilegx: Framework for decoding bundles Richard Henderson
2015-09-16 15:36 ` Chen Gang
2015-09-15 15:03 ` [Qemu-devel] [PULL 12/35] target-tilegx: Generate SEGV properly Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 13/35] target-tilegx: Add TILE-Gx building files Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 14/35] target-tilegx: Handle simple logical operations Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 15/35] target-tilegx: Handle arithmetic instructions Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 16/35] host-utils: Add revbit functions Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 17/35] target-arm: Use new " Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 18/35] target-tilegx: Handle most bit manipulation instructions Richard Henderson
2015-09-15 15:03 ` [Qemu-devel] [PULL 19/35] target-tilegx: Handle basic load and store instructions Richard Henderson
2015-09-15 15:03 ` Richard Henderson [this message]
2015-09-15 15:03 ` [Qemu-devel] [PULL 21/35] target-tilegx: Handle unconditional jump instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 22/35] target-tilegx: Handle conditional branch instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 23/35] target-tilegx: Handle comparison instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 24/35] target-tilegx: Implement system and memory management instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 25/35] target-tilegx: Handle bitfield instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 26/35] target-tilegx: Handle shift instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 27/35] target-tilegx: Handle conditional move instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 28/35] target-tilegx: Handle scalar multiply instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 29/35] target-tilegx: Handle mask instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 30/35] target-tilegx: Handle v1cmpeq, v1cmpne Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 31/35] target-tilegx: Handle mtspr, mfspr Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 32/35] target-tilegx: Handle atomic instructions Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 33/35] target-tilegx: Handle v4int_l/h Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 34/35] target-tilegx: Handle v1shli, v1shrui Richard Henderson
2015-09-15 15:04 ` [Qemu-devel] [PULL 35/35] target-tilegx: Handle v1shl, v1shru, v1shrs Richard Henderson
2015-09-16 15:28 ` Chen Gang
2015-09-16 14:50 ` [Qemu-devel] [PULL 00/35] TileGX basic instructions Peter Maydell
2015-09-16 15:20 ` Chen Gang
2015-09-16 22:36 ` Chen Gang
2015-09-27 11:48 ` Chen Gang
2015-09-28 13:58 ` Chen Gang
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1442329453-16260-21-git-send-email-rth@twiddle.net \
--to=rth@twiddle.net \
--cc=gang.chen.5i5j@gmail.com \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).