* [Qemu-devel] [PATCH] target-tilegx: Check zero dest register for ld instructions
@ 2015-09-28 13:51 gang.chen.5i5j
2015-10-01 2:29 ` Richard Henderson
0 siblings, 1 reply; 3+ messages in thread
From: gang.chen.5i5j @ 2015-09-28 13:51 UTC (permalink / raw)
To: peter.maydell, rth; +Cc: cmetcalf, qemu-devel, xili_gchen_5257, Chen Gang
From: Chen Gang <gang.chen.5i5j@gmail.com>
At present, qemu x86_64 host backend can not remove the related dummy
instructions. Even the worse, sometimes, it will generate the incorrect
instructions which will cause segment fault for prefetch_l3 instruction.
Signed-off-by: Chen Gang <gang.chen.5i5j@gmail.com>
---
target-tilegx/translate.c | 10 +++++++---
1 file changed, 7 insertions(+), 3 deletions(-)
diff --git a/target-tilegx/translate.c b/target-tilegx/translate.c
index 86da6b5..7232361 100644
--- a/target-tilegx/translate.c
+++ b/target-tilegx/translate.c
@@ -620,7 +620,9 @@ static TileExcp gen_rr_opcode(DisasContext *dc, unsigned opext,
memop = MO_TEQ;
mnemonic = "ld";
do_load:
- tcg_gen_qemu_ld_tl(tdest, tsrca, dc->mmuidx, memop);
+ if (dest != TILEGX_R_ZERO) {
+ tcg_gen_qemu_ld_tl(tdest, tsrca, dc->mmuidx, memop);
+ }
break;
case OE_RR_X1(LDNA):
tcg_gen_andi_tl(tdest, tsrca, ~7);
@@ -1987,8 +1989,10 @@ static TileExcp decode_y2(DisasContext *dc, tilegx_bundle_bits bundle)
memop = MO_TEQ;
mnemonic = "ld";
do_load:
- tcg_gen_qemu_ld_tl(dest_gr(dc, srcbdest), load_gr(dc, srca),
- dc->mmuidx, memop);
+ if (srcbdest != TILEGX_R_ZERO) {
+ tcg_gen_qemu_ld_tl(dest_gr(dc, srcbdest), load_gr(dc, srca),
+ dc->mmuidx, memop);
+ }
qemu_log_mask(CPU_LOG_TB_IN_ASM, "%s %s, %s", mnemonic,
reg_names[srcbdest], reg_names[srca]);
return TILEGX_EXCP_NONE;
--
1.9.3
^ permalink raw reply related [flat|nested] 3+ messages in thread
* Re: [Qemu-devel] [PATCH] target-tilegx: Check zero dest register for ld instructions
2015-09-28 13:51 [Qemu-devel] [PATCH] target-tilegx: Check zero dest register for ld instructions gang.chen.5i5j
@ 2015-10-01 2:29 ` Richard Henderson
[not found] ` <560D0CBD.4050202@hotmail.com>
0 siblings, 1 reply; 3+ messages in thread
From: Richard Henderson @ 2015-10-01 2:29 UTC (permalink / raw)
To: gang.chen.5i5j, peter.maydell; +Cc: cmetcalf, qemu-devel, xili_gchen_5257
On 09/28/2015 11:51 PM, gang.chen.5i5j@gmail.com wrote:
> From: Chen Gang <gang.chen.5i5j@gmail.com>
>
> At present, qemu x86_64 host backend can not remove the related dummy
> instructions. Even the worse, sometimes, it will generate the incorrect
> instructions which will cause segment fault for prefetch_l3 instruction.
>
> Signed-off-by: Chen Gang <gang.chen.5i5j@gmail.com>
> ---
> target-tilegx/translate.c | 10 +++++++---
> 1 file changed, 7 insertions(+), 3 deletions(-)
>
> diff --git a/target-tilegx/translate.c b/target-tilegx/translate.c
> index 86da6b5..7232361 100644
> --- a/target-tilegx/translate.c
> +++ b/target-tilegx/translate.c
> @@ -620,7 +620,9 @@ static TileExcp gen_rr_opcode(DisasContext *dc, unsigned opext,
> memop = MO_TEQ;
> mnemonic = "ld";
> do_load:
> - tcg_gen_qemu_ld_tl(tdest, tsrca, dc->mmuidx, memop);
> + if (dest != TILEGX_R_ZERO) {
> + tcg_gen_qemu_ld_tl(tdest, tsrca, dc->mmuidx, memop);
> + }
This isn't right. Not all load instructions are nofault prefetches.
r~
> break;
> case OE_RR_X1(LDNA):
> tcg_gen_andi_tl(tdest, tsrca, ~7);
> @@ -1987,8 +1989,10 @@ static TileExcp decode_y2(DisasContext *dc, tilegx_bundle_bits bundle)
> memop = MO_TEQ;
> mnemonic = "ld";
> do_load:
> - tcg_gen_qemu_ld_tl(dest_gr(dc, srcbdest), load_gr(dc, srca),
> - dc->mmuidx, memop);
> + if (srcbdest != TILEGX_R_ZERO) {
> + tcg_gen_qemu_ld_tl(dest_gr(dc, srcbdest), load_gr(dc, srca),
> + dc->mmuidx, memop);
> + }
> qemu_log_mask(CPU_LOG_TB_IN_ASM, "%s %s, %s", mnemonic,
> reg_names[srcbdest], reg_names[srca]);
> return TILEGX_EXCP_NONE;
>
^ permalink raw reply [flat|nested] 3+ messages in thread
* Re: [Qemu-devel] [PATCH] target-tilegx: Check zero dest register for ld instructions
[not found] ` <560D0CBD.4050202@hotmail.com>
@ 2015-10-01 10:35 ` Chen Gang
0 siblings, 0 replies; 3+ messages in thread
From: Chen Gang @ 2015-10-01 10:35 UTC (permalink / raw)
To: rth@twiddle.net, gang.chen.5i5j@gmail.com, Peter Maydell
Cc: Chris Metcalf, qemu-devel
On 10/1/15 10:29, Richard Henderson wrote:
> On 09/28/2015 11:51 PM, gang.chen.5i5j@gmail.com wrote:
>> From: Chen Gang <gang.chen.5i5j@gmail.com>
>>
>> At present, qemu x86_64 host backend can not remove the related dummy
>> instructions. Even the worse, sometimes, it will generate the incorrect
>> instructions which will cause segment fault for prefetch_l3 instruction.
>>
>> Signed-off-by: Chen Gang <gang.chen.5i5j@gmail.com>
>> ---
>> target-tilegx/translate.c | 10 +++++++---
>> 1 file changed, 7 insertions(+), 3 deletions(-)
>>
>> diff --git a/target-tilegx/translate.c b/target-tilegx/translate.c
>> index 86da6b5..7232361 100644
>> --- a/target-tilegx/translate.c
>> +++ b/target-tilegx/translate.c
>> @@ -620,7 +620,9 @@ static TileExcp gen_rr_opcode(DisasContext *dc, unsigned opext,
>> memop = MO_TEQ;
>> mnemonic = "ld";
>> do_load:
>> - tcg_gen_qemu_ld_tl(tdest, tsrca, dc->mmuidx, memop);
>> + if (dest != TILEGX_R_ZERO) {
>> + tcg_gen_qemu_ld_tl(tdest, tsrca, dc->mmuidx, memop);
>> + }
>
> This isn't right. Not all load instructions are nofault prefetches.
>
OK, thanks.
--
Chen Gang (陈刚)
Open, share, and attitude like air, water, and life which God blessed
^ permalink raw reply [flat|nested] 3+ messages in thread
end of thread, other threads:[~2015-10-01 10:35 UTC | newest]
Thread overview: 3+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2015-09-28 13:51 [Qemu-devel] [PATCH] target-tilegx: Check zero dest register for ld instructions gang.chen.5i5j
2015-10-01 2:29 ` Richard Henderson
[not found] ` <560D0CBD.4050202@hotmail.com>
2015-10-01 10:35 ` Chen Gang
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).