qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Leon Alrae <leon.alrae@imgtec.com>
To: qemu-devel@nongnu.org
Subject: [Qemu-devel] [PULL 16/21] hw/mips: implement ITC Storage - Bypass View
Date: Tue, 29 Mar 2016 10:57:00 +0100	[thread overview]
Message-ID: <1459245425-4374-17-git-send-email-leon.alrae@imgtec.com> (raw)
In-Reply-To: <1459245425-4374-1-git-send-email-leon.alrae@imgtec.com>

Bypass View does not cause issuing thread to block and does not affect
any of the cells state bit.

Read from a FIFO cell returns the value of the oldest entry.
Store to a FIFO cell changes the value of the newest entry.

Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
---
 hw/misc/mips_itu.c | 27 +++++++++++++++++++++++++++
 1 file changed, 27 insertions(+)

diff --git a/hw/misc/mips_itu.c b/hw/misc/mips_itu.c
index 45083b3..e628bbe 100644
--- a/hw/misc/mips_itu.c
+++ b/hw/misc/mips_itu.c
@@ -181,6 +181,27 @@ static void QEMU_NORETURN block_thread_and_exit(ITCStorageCell *c)
     cpu_loop_exit(current_cpu);
 }
 
+/* ITC Bypass View */
+
+static inline uint64_t view_bypass_read(ITCStorageCell *c)
+{
+    if (c->tag.FIFO) {
+        return c->data[c->fifo_out];
+    } else {
+        return c->data[0];
+    }
+}
+
+static inline void view_bypass_write(ITCStorageCell *c, uint64_t val)
+{
+    if (c->tag.FIFO && (c->tag.FIFOPtr > 0)) {
+        int idx = (c->fifo_out + c->tag.FIFOPtr - 1) % ITC_CELL_DEPTH;
+        c->data[idx] = val;
+    }
+
+    /* ignore a write to the semaphore cell */
+}
+
 /* ITC Control View */
 
 static inline uint64_t view_control_read(ITCStorageCell *c)
@@ -347,6 +368,9 @@ static uint64_t itc_storage_read(void *opaque, hwaddr addr, unsigned size)
     uint64_t ret = -1;
 
     switch (view) {
+    case ITCVIEW_BYPASS:
+        ret = view_bypass_read(cell);
+        break;
     case ITCVIEW_CONTROL:
         ret = view_control_read(cell);
         break;
@@ -379,6 +403,9 @@ static void itc_storage_write(void *opaque, hwaddr addr, uint64_t data,
     ITCView view = get_itc_view(addr);
 
     switch (view) {
+    case ITCVIEW_BYPASS:
+        view_bypass_write(cell, data);
+        break;
     case ITCVIEW_CONTROL:
         view_control_write(cell, data);
         break;
-- 
2.1.0

  parent reply	other threads:[~2016-03-29  9:58 UTC|newest]

Thread overview: 23+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2016-03-29  9:56 [Qemu-devel] [PULL 00/21] target-mips queue for 2.6 Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 01/21] hw/mips: implement generic MIPS Coherent Processing System container Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 02/21] target-mips: add CMGCRBase register Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 03/21] hw/mips: add initial Global Config Register support Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 04/21] hw/mips/cps: create GCR block inside CPS Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 05/21] hw/mips: add initial Cluster Power Controller support Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 06/21] hw/mips/cps: create CPC block inside CPS Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 07/21] hw/mips_malta: remove CPUMIPSState from the write_bootloader() Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 08/21] hw/mips_malta: remove redundant irq and clock init Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 09/21] hw/mips_malta: move CPU creation to a separate function Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 10/21] hw/mips_malta: add CPS to Malta board Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 11/21] target-mips: enable CM GCR in MIPS64R6-generic CPU Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 12/21] hw/mips: implement ITC Configuration Tags and Storage Cells Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 13/21] hw/mips: implement ITC Storage - Control View Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 14/21] hw/mips: implement ITC Storage - Empty/Full Sync and Try Views Leon Alrae
2016-03-29  9:56 ` [Qemu-devel] [PULL 15/21] hw/mips: implement ITC Storage - P/V " Leon Alrae
2016-03-29  9:57 ` Leon Alrae [this message]
2016-03-29  9:57 ` [Qemu-devel] [PULL 17/21] target-mips: check CP0 enabled for CACHE instruction also in R6 Leon Alrae
2016-03-29  9:57 ` [Qemu-devel] [PULL 18/21] target-mips: make ITC Configuration Tags accessible to the CPU Leon Alrae
2016-03-29  9:57 ` [Qemu-devel] [PULL 19/21] hw/mips/cps: enable ITU for multithreading processors Leon Alrae
2016-03-29  9:57 ` [Qemu-devel] [PULL 20/21] target-mips: use CP0_CHECK for gen_m{f|t}hc0 Leon Alrae
2016-03-29  9:57 ` [Qemu-devel] [PULL 21/21] target-mips: add MAAR, MAARI register Leon Alrae
2016-03-29 19:52 ` [Qemu-devel] [PULL 00/21] target-mips queue for 2.6 Peter Maydell

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1459245425-4374-17-git-send-email-leon.alrae@imgtec.com \
    --to=leon.alrae@imgtec.com \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).