qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Jason Wang <jasowang@redhat.com>
To: peter.maydell@linaro.org, qemu-devel@nongnu.org
Cc: Dmitry Fleytman <dmitry.fleytman@ravellosystems.com>,
	Leonid Bloch <leonid.bloch@ravellosystems.com>,
	Jason Wang <jasowang@redhat.com>
Subject: [Qemu-devel] [PULL V4 08/31] pcie: Add support for PCIe CAP v1
Date: Thu,  2 Jun 2016 14:47:59 +0800	[thread overview]
Message-ID: <1464850102-17829-9-git-send-email-jasowang@redhat.com> (raw)
In-Reply-To: <1464850102-17829-1-git-send-email-jasowang@redhat.com>

From: Dmitry Fleytman <dmitry.fleytman@ravellosystems.com>

Added support for PCIe CAP v1, while reusing some of the existing v2
infrastructure.

Signed-off-by: Dmitry Fleytman <dmitry.fleytman@ravellosystems.com>
Signed-off-by: Leonid Bloch <leonid.bloch@ravellosystems.com>
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
Signed-off-by: Jason Wang <jasowang@redhat.com>
---
 hw/pci/pcie.c              | 84 ++++++++++++++++++++++++++++++++++++----------
 include/hw/pci/pcie.h      |  4 +++
 include/hw/pci/pcie_regs.h |  5 +--
 3 files changed, 73 insertions(+), 20 deletions(-)

diff --git a/hw/pci/pcie.c b/hw/pci/pcie.c
index 728386a..24cfc3b 100644
--- a/hw/pci/pcie.c
+++ b/hw/pci/pcie.c
@@ -43,26 +43,15 @@
 /***************************************************************************
  * pci express capability helper functions
  */
-int pcie_cap_init(PCIDevice *dev, uint8_t offset, uint8_t type, uint8_t port)
-{
-    int pos;
-    uint8_t *exp_cap;
-
-    assert(pci_is_express(dev));
-
-    pos = pci_add_capability(dev, PCI_CAP_ID_EXP, offset,
-                                 PCI_EXP_VER2_SIZEOF);
-    if (pos < 0) {
-        return pos;
-    }
-    dev->exp.exp_cap = pos;
-    exp_cap = dev->config + pos;
 
+static void
+pcie_cap_v1_fill(uint8_t *exp_cap, uint8_t port, uint8_t type, uint8_t version)
+{
     /* capability register
-       interrupt message number defaults to 0 */
+    interrupt message number defaults to 0 */
     pci_set_word(exp_cap + PCI_EXP_FLAGS,
                  ((type << PCI_EXP_FLAGS_TYPE_SHIFT) & PCI_EXP_FLAGS_TYPE) |
-                 PCI_EXP_FLAGS_VER2);
+                 version);
 
     /* device capability register
      * table 7-12:
@@ -81,7 +70,27 @@ int pcie_cap_init(PCIDevice *dev, uint8_t offset, uint8_t type, uint8_t port)
 
     pci_set_word(exp_cap + PCI_EXP_LNKSTA,
                  PCI_EXP_LNK_MLW_1 | PCI_EXP_LNK_LS_25 |PCI_EXP_LNKSTA_DLLLA);
+}
+
+int pcie_cap_init(PCIDevice *dev, uint8_t offset, uint8_t type, uint8_t port)
+{
+    /* PCIe cap v2 init */
+    int pos;
+    uint8_t *exp_cap;
+
+    assert(pci_is_express(dev));
+
+    pos = pci_add_capability(dev, PCI_CAP_ID_EXP, offset, PCI_EXP_VER2_SIZEOF);
+    if (pos < 0) {
+        return pos;
+    }
+    dev->exp.exp_cap = pos;
+    exp_cap = dev->config + pos;
+
+    /* Filling values common with v1 */
+    pcie_cap_v1_fill(exp_cap, port, type, PCI_EXP_FLAGS_VER2);
 
+    /* Filling v2 specific values */
     pci_set_long(exp_cap + PCI_EXP_DEVCAP2,
                  PCI_EXP_DEVCAP2_EFF | PCI_EXP_DEVCAP2_EETLPP);
 
@@ -89,7 +98,29 @@ int pcie_cap_init(PCIDevice *dev, uint8_t offset, uint8_t type, uint8_t port)
     return pos;
 }
 
-int pcie_endpoint_cap_init(PCIDevice *dev, uint8_t offset)
+int pcie_cap_v1_init(PCIDevice *dev, uint8_t offset, uint8_t type,
+                     uint8_t port)
+{
+    /* PCIe cap v1 init */
+    int pos;
+    uint8_t *exp_cap;
+
+    assert(pci_is_express(dev));
+
+    pos = pci_add_capability(dev, PCI_CAP_ID_EXP, offset, PCI_EXP_VER1_SIZEOF);
+    if (pos < 0) {
+        return pos;
+    }
+    dev->exp.exp_cap = pos;
+    exp_cap = dev->config + pos;
+
+    pcie_cap_v1_fill(exp_cap, port, type, PCI_EXP_FLAGS_VER1);
+
+    return pos;
+}
+
+static int
+pcie_endpoint_cap_common_init(PCIDevice *dev, uint8_t offset, uint8_t cap_size)
 {
     uint8_t type = PCI_EXP_TYPE_ENDPOINT;
 
@@ -102,7 +133,19 @@ int pcie_endpoint_cap_init(PCIDevice *dev, uint8_t offset)
         type = PCI_EXP_TYPE_RC_END;
     }
 
-    return pcie_cap_init(dev, offset, type, 0);
+    return (cap_size == PCI_EXP_VER1_SIZEOF)
+        ? pcie_cap_v1_init(dev, offset, type, 0)
+        : pcie_cap_init(dev, offset, type, 0);
+}
+
+int pcie_endpoint_cap_init(PCIDevice *dev, uint8_t offset)
+{
+    return pcie_endpoint_cap_common_init(dev, offset, PCI_EXP_VER2_SIZEOF);
+}
+
+int pcie_endpoint_cap_v1_init(PCIDevice *dev, uint8_t offset)
+{
+    return pcie_endpoint_cap_common_init(dev, offset, PCI_EXP_VER1_SIZEOF);
 }
 
 void pcie_cap_exit(PCIDevice *dev)
@@ -110,6 +153,11 @@ void pcie_cap_exit(PCIDevice *dev)
     pci_del_capability(dev, PCI_CAP_ID_EXP, PCI_EXP_VER2_SIZEOF);
 }
 
+void pcie_cap_v1_exit(PCIDevice *dev)
+{
+    pci_del_capability(dev, PCI_CAP_ID_EXP, PCI_EXP_VER1_SIZEOF);
+}
+
 uint8_t pcie_cap_get_type(const PCIDevice *dev)
 {
     uint32_t pos = dev->exp.exp_cap;
diff --git a/include/hw/pci/pcie.h b/include/hw/pci/pcie.h
index b48a7a2..cbbf0c5 100644
--- a/include/hw/pci/pcie.h
+++ b/include/hw/pci/pcie.h
@@ -80,8 +80,12 @@ struct PCIExpressDevice {
 
 /* PCI express capability helper functions */
 int pcie_cap_init(PCIDevice *dev, uint8_t offset, uint8_t type, uint8_t port);
+int pcie_cap_v1_init(PCIDevice *dev, uint8_t offset,
+                     uint8_t type, uint8_t port);
 int pcie_endpoint_cap_init(PCIDevice *dev, uint8_t offset);
 void pcie_cap_exit(PCIDevice *dev);
+int pcie_endpoint_cap_v1_init(PCIDevice *dev, uint8_t offset);
+void pcie_cap_v1_exit(PCIDevice *dev);
 uint8_t pcie_cap_get_type(const PCIDevice *dev);
 void pcie_cap_flags_set_vector(PCIDevice *dev, uint8_t vector);
 uint8_t pcie_cap_flags_get_vector(PCIDevice *dev);
diff --git a/include/hw/pci/pcie_regs.h b/include/hw/pci/pcie_regs.h
index 6a28b33..a95522a 100644
--- a/include/hw/pci/pcie_regs.h
+++ b/include/hw/pci/pcie_regs.h
@@ -11,6 +11,7 @@
 
 /* express capability */
 
+#define PCI_EXP_VER1_SIZEOF             0x14 /* express capability of ver. 1 */
 #define PCI_EXP_VER2_SIZEOF             0x3c /* express capability of ver. 2 */
 #define PCI_EXT_CAP_VER_SHIFT           16
 #define PCI_EXT_CAP_NEXT_SHIFT          20
@@ -26,11 +27,11 @@
     (((x) + PCI_EXT_CAP_ALIGN - 1) & ~(PCI_EXT_CAP_ALIGN - 1))
 
 /* PCI_EXP_FLAGS */
-#define PCI_EXP_FLAGS_VER2              2 /* for now, supports only ver. 2 */
+#define PCI_EXP_FLAGS_VER1              1
+#define PCI_EXP_FLAGS_VER2              2
 #define PCI_EXP_FLAGS_IRQ_SHIFT         ctz32(PCI_EXP_FLAGS_IRQ)
 #define PCI_EXP_FLAGS_TYPE_SHIFT        ctz32(PCI_EXP_FLAGS_TYPE)
 
-
 /* PCI_EXP_LINK{CAP, STA} */
 /* link speed */
 #define PCI_EXP_LNK_LS_25               1
-- 
2.7.4

  parent reply	other threads:[~2016-06-02  6:48 UTC|newest]

Thread overview: 39+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2016-06-02  6:47 [Qemu-devel] [PULL V4 00/31] Net patches Jason Wang
2016-06-02  6:47 ` [Qemu-devel] [PULL V4 01/31] net/tap: Allocating Large sized arrays to heap Jason Wang
2016-06-02  6:47 ` [Qemu-devel] [PULL V4 02/31] net: mipsnet: check packet length against buffer Jason Wang
2016-06-02  6:47 ` [Qemu-devel] [PULL V4 03/31] net: vl: Move default_net to vl.c Jason Wang
2016-06-02  6:47 ` [Qemu-devel] [PULL V4 04/31] net/net: Add SocketReadState for reuse codes Jason Wang
2016-06-02  6:47 ` [Qemu-devel] [PULL V4 05/31] pci: fix unaligned access in pci_xxx_quad() Jason Wang
2016-06-02  6:47 ` [Qemu-devel] [PULL V4 06/31] msix: make msix_clr_pending() visible for clients Jason Wang
2016-06-02  6:47 ` [Qemu-devel] [PULL V4 07/31] pci: Introduce define for PM capability version 1.1 Jason Wang
2016-06-02  6:47 ` Jason Wang [this message]
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 09/31] pcie: Introduce function for DSN capability creation Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 10/31] vmxnet3: Use generic function for DSN capability definition Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 11/31] net: Introduce Toeplitz hash calculator Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 12/31] net: Add macros for MAC address tracing Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 13/31] vmxnet3: Use common MAC address tracing macros Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 14/31] net_pkt: Name vmxnet3 packet abstractions more generic Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 15/31] rtl8139: Move more TCP definitions to common header Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 16/31] net_pkt: Extend packet abstraction as required by e1000e functionality Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 17/31] vmxnet3: Use pci_dma_* API instead of cpu_physical_memory_* Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 18/31] e1000_regs: Add definitions for Intel 82574-specific bits Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 19/31] e1000: Move out code that will be reused in e1000e Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 20/31] net: Introduce e1000e device emulation Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 21/31] e1000e: Introduce qtest for e1000e device Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 22/31] net: improve UDP/TCP checksum computation Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 23/31] net: handle optional VLAN header in " Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 24/31] i.MX: Fix FEC code for MDIO operation selection Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 25/31] i.MX: Fix FEC code for MDIO address selection Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 26/31] i.MX: Fix FEC code for ECR register reset value Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 27/31] i.MX: reset TX/RX descriptors when FEC is disabled Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 28/31] i.MX: Rename i.MX FEC defines to ENET_XXX Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 29/31] i.MX: move FEC device to a register array structure Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 30/31] Add ENET/Gbps Ethernet support to FEC device Jason Wang
2016-06-02  6:48 ` [Qemu-devel] [PULL V4 31/31] Add ENET device to i.MX6 SOC Jason Wang
2016-06-02 14:15 ` [Qemu-devel] [PULL V4 00/31] Net patches Peter Maydell
2016-06-02 16:29   ` Peter Maydell
2016-06-02 18:09     ` Dmitry Fleytman
2016-06-02 18:38       ` Dmitry Fleytman
2016-06-02 21:45         ` Peter Maydell
2016-06-02 19:05       ` Eric Blake
2016-06-03  0:40         ` Fam Zheng

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1464850102-17829-9-git-send-email-jasowang@redhat.com \
    --to=jasowang@redhat.com \
    --cc=dmitry.fleytman@ravellosystems.com \
    --cc=leonid.bloch@ravellosystems.com \
    --cc=peter.maydell@linaro.org \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).