From: Peter Xu <peterx@redhat.com>
To: qemu-devel@nongnu.org
Cc: imammedo@redhat.com, rth@twiddle.net, ehabkost@redhat.com,
jasowang@redhat.com, marcel@redhat.com, mst@redhat.com,
pbonzini@redhat.com, jan.kiszka@web.de, rkrcmar@redhat.com,
alex.williamson@redhat.com, wexu@redhat.com,
davidkiarie4@gmail.com, peterx@redhat.com,
Jan Kiszka <jan.kiszka@siemens.com>
Subject: [Qemu-devel] [PATCH v9 19/25] intel_iommu: Add support for Extended Interrupt Mode
Date: Mon, 13 Jun 2016 21:09:35 +0800 [thread overview]
Message-ID: <1465823381-23602-20-git-send-email-peterx@redhat.com> (raw)
In-Reply-To: <1465823381-23602-1-git-send-email-peterx@redhat.com>
From: Jan Kiszka <jan.kiszka@siemens.com>
As neither QEMU nor KVM support more than 255 CPUs so far, this is
simple: we only need to switch the destination ID translation in
vtd_remap_irq_get if EIME is set.
Once CFI support is there, it will have to take EIM into account as
well. So far, nothing to do for this.
This patch allows to use x2APIC in split irqchip mode of KVM.
Signed-off-by: Jan Kiszka <jan.kiszka@siemens.com>
[use le32_to_cpu() to retrieve dest_id]
Signed-off-by: Peter Xu <peterx@redhat.com>
---
hw/i386/intel_iommu.c | 16 +++++++++-------
hw/i386/intel_iommu_internal.h | 2 ++
include/hw/i386/intel_iommu.h | 1 +
3 files changed, 12 insertions(+), 7 deletions(-)
diff --git a/hw/i386/intel_iommu.c b/hw/i386/intel_iommu.c
index c191dcb..360c06d 100644
--- a/hw/i386/intel_iommu.c
+++ b/hw/i386/intel_iommu.c
@@ -916,6 +916,7 @@ static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
s->intr_root = value & VTD_IRTA_ADDR_MASK;
+ s->intr_eime = value & VTD_IRTA_EIME;
/* Notify global invalidation */
vtd_iec_notify_all(s, true, 0, 0);
@@ -2050,11 +2051,13 @@ static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, VTDIrq *irq
irq->trigger_mode = irte.trigger_mode;
irq->vector = irte.vector;
irq->delivery_mode = irte.delivery_mode;
- /* Not support EIM yet: please refer to vt-d 9.10 DST bits */
+ irq->dest = le32_to_cpu(irte.dest_id);
+ if (!iommu->intr_eime) {
#define VTD_IR_APIC_DEST_MASK (0xff00ULL)
#define VTD_IR_APIC_DEST_SHIFT (8)
- irq->dest = (le32_to_cpu(irte.dest_id) & VTD_IR_APIC_DEST_MASK) >> \
- VTD_IR_APIC_DEST_SHIFT;
+ irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >>
+ VTD_IR_APIC_DEST_SHIFT;
+ }
irq->dest_mode = irte.dest_mode;
irq->redir_hint = irte.redir_hint;
@@ -2307,7 +2310,7 @@ static void vtd_init(IntelIOMMUState *s)
s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
if (x86_iommu->intr_supported) {
- s->ecap |= VTD_ECAP_IR;
+ s->ecap |= VTD_ECAP_IR | VTD_ECAP_EIM;
}
vtd_reset_context_cache(s);
@@ -2361,10 +2364,9 @@ static void vtd_init(IntelIOMMUState *s)
vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
/*
- * Interrupt remapping registers, not support extended interrupt
- * mode for now.
+ * Interrupt remapping registers.
*/
- vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff00fULL, 0);
+ vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0);
}
/* Should not reset address_spaces when reset because devices will still use
diff --git a/hw/i386/intel_iommu_internal.h b/hw/i386/intel_iommu_internal.h
index 10c20fe..72b0114 100644
--- a/hw/i386/intel_iommu_internal.h
+++ b/hw/i386/intel_iommu_internal.h
@@ -176,6 +176,7 @@
/* IRTA_REG */
#define VTD_IRTA_ADDR_MASK (VTD_HAW_MASK ^ 0xfffULL)
+#define VTD_IRTA_EIME (1ULL << 11)
#define VTD_IRTA_SIZE_MASK (0xfULL)
/* ECAP_REG */
@@ -184,6 +185,7 @@
#define VTD_ECAP_QI (1ULL << 1)
/* Interrupt Remapping support */
#define VTD_ECAP_IR (1ULL << 3)
+#define VTD_ECAP_EIM (1ULL << 4)
/* CAP_REG */
/* (offset >> 4) << 24 */
diff --git a/include/hw/i386/intel_iommu.h b/include/hw/i386/intel_iommu.h
index 3bca390..2fdca5b 100644
--- a/include/hw/i386/intel_iommu.h
+++ b/include/hw/i386/intel_iommu.h
@@ -271,6 +271,7 @@ struct IntelIOMMUState {
bool intr_enabled; /* Whether guest enabled IR */
dma_addr_t intr_root; /* Interrupt remapping table pointer */
uint32_t intr_size; /* Number of IR table entries */
+ bool intr_eime; /* Extended interrupt mode enabled */
};
#endif
--
2.4.11
next prev parent reply other threads:[~2016-06-13 13:11 UTC|newest]
Thread overview: 26+ messages / expand[flat|nested] mbox.gz Atom feed top
2016-06-13 13:09 [Qemu-devel] [PATCH v9 00/25] IOMMU: Enable interrupt remapping for Intel IOMMU Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 01/25] x86-iommu: introduce parent class Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 02/25] x86-iommu: provide x86_iommu_get_default Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 03/25] x86-iommu: q35: generalize find_add_as() Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 04/25] x86-iommu: introduce "intremap" property Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 05/25] acpi: enable INTR for DMAR report structure Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 06/25] intel_iommu: allow queued invalidation for IR Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 07/25] intel_iommu: set IR bit for ECAP register Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 08/25] acpi: add DMAR scope definition for root IOAPIC Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 09/25] intel_iommu: define interrupt remap table addr register Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 10/25] intel_iommu: handle interrupt remap enable Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 11/25] intel_iommu: define several structs for IOMMU IR Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 12/25] intel_iommu: add IR translation faults defines Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 13/25] intel_iommu: Add support for PCI MSI remap Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 14/25] q35: ioapic: add support for emulated IOAPIC IR Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 15/25] ioapic: introduce ioapic_entry_parse() helper Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 16/25] intel_iommu: add support for split irqchip Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 17/25] x86-iommu: introduce IEC notifiers Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 18/25] ioapic: register IOMMU IEC notifier for ioapic Peter Xu
2016-06-13 13:09 ` Peter Xu [this message]
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 20/25] intel_iommu: add SID validation for IR Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 21/25] kvm-irqchip: simplify kvm_irqchip_add_msi_route Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 22/25] kvm-irqchip: i386: add hook for add/remove virq Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 23/25] kvm-irqchip: x86: add msi route notify fn Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 24/25] kvm-irqchip: do explicit commit when update irq Peter Xu
2016-06-13 13:09 ` [Qemu-devel] [PATCH v9 25/25] intel_iommu: support all masks in interrupt entry cache invalidation Peter Xu
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1465823381-23602-20-git-send-email-peterx@redhat.com \
--to=peterx@redhat.com \
--cc=alex.williamson@redhat.com \
--cc=davidkiarie4@gmail.com \
--cc=ehabkost@redhat.com \
--cc=imammedo@redhat.com \
--cc=jan.kiszka@siemens.com \
--cc=jan.kiszka@web.de \
--cc=jasowang@redhat.com \
--cc=marcel@redhat.com \
--cc=mst@redhat.com \
--cc=pbonzini@redhat.com \
--cc=qemu-devel@nongnu.org \
--cc=rkrcmar@redhat.com \
--cc=rth@twiddle.net \
--cc=wexu@redhat.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).