From: "Michael S. Tsirkin" <mst@redhat.com>
To: qemu-devel@nongnu.org
Cc: Peter Maydell <peter.maydell@linaro.org>,
Peter Xu <peterx@redhat.com>, Paolo Bonzini <pbonzini@redhat.com>
Subject: [Qemu-devel] [PULL v3 23/55] ioapic: introduce ioapic_entry_parse() helper
Date: Wed, 20 Jul 2016 20:46:20 +0300 [thread overview]
Message-ID: <1469036440-4562-24-git-send-email-mst@redhat.com> (raw)
In-Reply-To: <1469036440-4562-1-git-send-email-mst@redhat.com>
From: Peter Xu <peterx@redhat.com>
Abstract IOAPIC entry parsing logic into a helper function.
Signed-off-by: Peter Xu <peterx@redhat.com>
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
Signed-off-by: Michael S. Tsirkin <mst@redhat.com>
---
hw/intc/ioapic.c | 110 +++++++++++++++++++++++++++----------------------------
1 file changed, 54 insertions(+), 56 deletions(-)
diff --git a/hw/intc/ioapic.c b/hw/intc/ioapic.c
index 36dd42a..cfc7b7b 100644
--- a/hw/intc/ioapic.c
+++ b/hw/intc/ioapic.c
@@ -50,18 +50,56 @@ static IOAPICCommonState *ioapics[MAX_IOAPICS];
/* global variable from ioapic_common.c */
extern int ioapic_no;
+struct ioapic_entry_info {
+ /* fields parsed from IOAPIC entries */
+ uint8_t masked;
+ uint8_t trig_mode;
+ uint16_t dest_idx;
+ uint8_t dest_mode;
+ uint8_t delivery_mode;
+ uint8_t vector;
+
+ /* MSI message generated from above parsed fields */
+ uint32_t addr;
+ uint32_t data;
+};
+
+static void ioapic_entry_parse(uint64_t entry, struct ioapic_entry_info *info)
+{
+ memset(info, 0, sizeof(*info));
+ info->masked = (entry >> IOAPIC_LVT_MASKED_SHIFT) & 1;
+ info->trig_mode = (entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1;
+ /*
+ * By default, this would be dest_id[8] + reserved[8]. When IR
+ * is enabled, this would be interrupt_index[15] +
+ * interrupt_format[1]. This field never means anything, but
+ * only used to generate corresponding MSI.
+ */
+ info->dest_idx = (entry >> IOAPIC_LVT_DEST_IDX_SHIFT) & 0xffff;
+ info->dest_mode = (entry >> IOAPIC_LVT_DEST_MODE_SHIFT) & 1;
+ info->delivery_mode = (entry >> IOAPIC_LVT_DELIV_MODE_SHIFT) \
+ & IOAPIC_DM_MASK;
+ if (info->delivery_mode == IOAPIC_DM_EXTINT) {
+ info->vector = pic_read_irq(isa_pic);
+ } else {
+ info->vector = entry & IOAPIC_VECTOR_MASK;
+ }
+
+ info->addr = APIC_DEFAULT_ADDRESS | \
+ (info->dest_idx << MSI_ADDR_DEST_IDX_SHIFT) | \
+ (info->dest_mode << MSI_ADDR_DEST_MODE_SHIFT);
+ info->data = (info->vector << MSI_DATA_VECTOR_SHIFT) | \
+ (info->trig_mode << MSI_DATA_TRIGGER_SHIFT) | \
+ (info->delivery_mode << MSI_DATA_DELIVERY_MODE_SHIFT);
+}
+
static void ioapic_service(IOAPICCommonState *s)
{
AddressSpace *ioapic_as = PC_MACHINE(qdev_get_machine())->ioapic_as;
- uint32_t addr, data;
+ struct ioapic_entry_info info;
uint8_t i;
- uint8_t trig_mode;
- uint8_t vector;
- uint8_t delivery_mode;
uint32_t mask;
uint64_t entry;
- uint16_t dest_idx;
- uint8_t dest_mode;
for (i = 0; i < IOAPIC_NUM_PINS; i++) {
mask = 1 << i;
@@ -69,33 +107,18 @@ static void ioapic_service(IOAPICCommonState *s)
int coalesce = 0;
entry = s->ioredtbl[i];
- if (!(entry & IOAPIC_LVT_MASKED)) {
- trig_mode = ((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1);
- /*
- * By default, this would be dest_id[8] +
- * reserved[8]. When IR is enabled, this would be
- * interrupt_index[15] + interrupt_format[1]. This
- * field never means anything, but only used to
- * generate corresponding MSI.
- */
- dest_idx = entry >> IOAPIC_LVT_DEST_IDX_SHIFT;
- dest_mode = (entry >> IOAPIC_LVT_DEST_MODE_SHIFT) & 1;
- delivery_mode =
- (entry >> IOAPIC_LVT_DELIV_MODE_SHIFT) & IOAPIC_DM_MASK;
- if (trig_mode == IOAPIC_TRIGGER_EDGE) {
+ ioapic_entry_parse(entry, &info);
+ if (!info.masked) {
+ if (info.trig_mode == IOAPIC_TRIGGER_EDGE) {
s->irr &= ~mask;
} else {
coalesce = s->ioredtbl[i] & IOAPIC_LVT_REMOTE_IRR;
s->ioredtbl[i] |= IOAPIC_LVT_REMOTE_IRR;
}
- if (delivery_mode == IOAPIC_DM_EXTINT) {
- vector = pic_read_irq(isa_pic);
- } else {
- vector = entry & IOAPIC_VECTOR_MASK;
- }
+
#ifdef CONFIG_KVM
if (kvm_irqchip_is_split()) {
- if (trig_mode == IOAPIC_TRIGGER_EDGE) {
+ if (info.trig_mode == IOAPIC_TRIGGER_EDGE) {
kvm_set_irq(kvm_state, i, 1);
kvm_set_irq(kvm_state, i, 0);
} else {
@@ -112,13 +135,7 @@ static void ioapic_service(IOAPICCommonState *s)
* the IOAPIC message into a MSI one, and its
* address space will decide whether we need a
* translation. */
- addr = APIC_DEFAULT_ADDRESS | \
- (dest_idx << MSI_ADDR_DEST_IDX_SHIFT) |
- (dest_mode << MSI_ADDR_DEST_MODE_SHIFT);
- data = (vector << MSI_DATA_VECTOR_SHIFT) |
- (trig_mode << MSI_DATA_TRIGGER_SHIFT) |
- (delivery_mode << MSI_DATA_DELIVERY_MODE_SHIFT);
- stl_le_phys(ioapic_as, addr, data);
+ stl_le_phys(ioapic_as, info.addr, info.data);
}
}
}
@@ -169,30 +186,11 @@ static void ioapic_update_kvm_routes(IOAPICCommonState *s)
if (kvm_irqchip_is_split()) {
for (i = 0; i < IOAPIC_NUM_PINS; i++) {
- uint64_t entry = s->ioredtbl[i];
- uint8_t trig_mode;
- uint8_t delivery_mode;
- uint8_t dest;
- uint8_t dest_mode;
- uint64_t pin_polarity;
MSIMessage msg;
-
- trig_mode = ((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1);
- dest = entry >> IOAPIC_LVT_DEST_SHIFT;
- dest_mode = (entry >> IOAPIC_LVT_DEST_MODE_SHIFT) & 1;
- pin_polarity = (entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1;
- delivery_mode =
- (entry >> IOAPIC_LVT_DELIV_MODE_SHIFT) & IOAPIC_DM_MASK;
-
- msg.address = APIC_DEFAULT_ADDRESS;
- msg.address |= dest_mode << 2;
- msg.address |= dest << 12;
-
- msg.data = entry & IOAPIC_VECTOR_MASK;
- msg.data |= delivery_mode << APIC_DELIVERY_MODE_SHIFT;
- msg.data |= pin_polarity << APIC_POLARITY_SHIFT;
- msg.data |= trig_mode << APIC_TRIG_MODE_SHIFT;
-
+ struct ioapic_entry_info info;
+ ioapic_entry_parse(s->ioredtbl[i], &info);
+ msg.address = info.addr;
+ msg.data = info.data;
kvm_irqchip_update_msi_route(kvm_state, i, msg, NULL);
}
kvm_irqchip_commit_routes(kvm_state);
--
MST
next prev parent reply other threads:[~2016-07-20 17:46 UTC|newest]
Thread overview: 66+ messages / expand[flat|nested] mbox.gz Atom feed top
2016-07-20 17:43 [Qemu-devel] [PULL v3 00/55] pc, pci, virtio: new features, cleanups, fixes Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 01/55] nvdimm: fix memory leak in error code path Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 02/55] tests/prom-env-test: increase the test timeout Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 03/55] hw/alpha: fix PCI bus initialization Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 04/55] hw/mips: " Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 05/55] hw/apb: " Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 06/55] hw/grackle: " Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 07/55] hw/prep: realize the PCI root bus as part of the prep init Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 08/55] hw/versatile: realize the PCI root bus as part of the versatile init Michael S. Tsirkin
2016-07-20 17:44 ` [Qemu-devel] [PULL v3 09/55] x86-iommu: introduce parent class Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 10/55] intel_iommu: rename VTD_PCI_DEVFN_MAX to x86-iommu Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 11/55] x86-iommu: provide x86_iommu_get_default Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 12/55] x86-iommu: introduce "intremap" property Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 13/55] acpi: enable INTR for DMAR report structure Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 14/55] intel_iommu: allow queued invalidation for IR Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 15/55] intel_iommu: set IR bit for ECAP register Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 16/55] acpi: add DMAR scope definition for root IOAPIC Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 17/55] intel_iommu: define interrupt remap table addr register Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 18/55] intel_iommu: handle interrupt remap enable Michael S. Tsirkin
2016-07-20 17:45 ` [Qemu-devel] [PULL v3 19/55] intel_iommu: define several structs for IOMMU IR Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 20/55] intel_iommu: add IR translation faults defines Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 21/55] intel_iommu: Add support for PCI MSI remap Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 22/55] q35: ioapic: add support for emulated IOAPIC IR Michael S. Tsirkin
2016-07-20 17:46 ` Michael S. Tsirkin [this message]
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 24/55] intel_iommu: add support for split irqchip Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 25/55] x86-iommu: introduce IEC notifiers Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 26/55] ioapic: register IOMMU IEC notifier for ioapic Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 27/55] intel_iommu: Add support for Extended Interrupt Mode Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 28/55] intel_iommu: add SID validation for IR Michael S. Tsirkin
2016-07-20 17:46 ` [Qemu-devel] [PULL v3 29/55] kvm-irqchip: simplify kvm_irqchip_add_msi_route Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 30/55] kvm-irqchip: i386: add hook for add/remove virq Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 31/55] kvm-irqchip: x86: add msi route notify fn Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 32/55] kvm-irqchip: do explicit commit when update irq Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 33/55] intel_iommu: support all masks in interrupt entry cache invalidation Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 34/55] kvm-all: add trace events for kvm irqchip ops Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 35/55] intel_iommu: disallow kernel-irqchip=on with IR Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 36/55] virtio: Add typedef for handle_output Michael S. Tsirkin
2016-07-20 17:47 ` [Qemu-devel] [PULL v3 37/55] virtio: Introduce virtio_add_queue_aio Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 38/55] virtio-blk: Call virtio_add_queue_aio Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 39/55] virtio-scsi: " Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 40/55] Revert "mirror: Workaround for unexpected iohandler events during completion" Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 41/55] virtio-scsi: Replace HandleOutput typedef Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 42/55] virtio-net: Remove old migration version support Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 43/55] virtio-serial: " Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 44/55] virtio: Migration helper function and macro Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 45/55] virtio-scsi: Wrap in vmstate Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 46/55] virtio-blk: " Michael S. Tsirkin
2016-07-20 17:48 ` [Qemu-devel] [PULL v3 47/55] virtio-rng: " Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 48/55] virtio-balloon: " Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 49/55] virtio-net: " Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 50/55] virtio-serial: " Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 51/55] 9pfs: " Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 52/55] virtio-input: " Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 53/55] virtio-gpu: Use migrate_add_blocker for virgl migration blocking Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 54/55] virtio-gpu: Wrap in vmstate Michael S. Tsirkin
2016-07-20 17:49 ` [Qemu-devel] [PULL v3 55/55] virtio: Update migration docs Michael S. Tsirkin
2016-07-21 9:20 ` [Qemu-devel] [PULL v3 00/55] pc, pci, virtio: new features, cleanups, fixes Peter Maydell
2016-07-21 10:36 ` Peter Xu
2016-07-21 10:45 ` Peter Maydell
2016-07-22 1:13 ` Fam Zheng
2016-07-22 9:46 ` Peter Maydell
2016-07-25 2:41 ` Fam Zheng
2016-07-25 8:38 ` Peter Maydell
2016-07-25 9:37 ` Fam Zheng
2016-07-25 9:48 ` Peter Maydell
2016-07-25 13:21 ` Fam Zheng
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1469036440-4562-24-git-send-email-mst@redhat.com \
--to=mst@redhat.com \
--cc=pbonzini@redhat.com \
--cc=peter.maydell@linaro.org \
--cc=peterx@redhat.com \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).