qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Nikunj A Dadhania <nikunj@linux.vnet.ibm.com>
To: qemu-ppc@nongnu.org, david@gibson.dropbear.id.au, rth@twiddle.net
Cc: qemu-devel@nongnu.org, nikunj@linux.vnet.ibm.com,
	benh@kernel.crashing.org
Subject: [Qemu-devel] [PATCH v1 03/10] target-ppc: consolidate store operations
Date: Thu, 11 Aug 2016 00:30:59 +0530	[thread overview]
Message-ID: <1470855666-31696-4-git-send-email-nikunj@linux.vnet.ibm.com> (raw)
In-Reply-To: <1470855666-31696-1-git-send-email-nikunj@linux.vnet.ibm.com>

Implement macro to consolidate store operations using newer
tcg_gen_qemu_st functions.

Signed-off-by: Nikunj A Dadhania <nikunj@linux.vnet.ibm.com>
---
 target-ppc/translate.c | 37 ++++++++++++++++++-------------------
 1 file changed, 18 insertions(+), 19 deletions(-)

diff --git a/target-ppc/translate.c b/target-ppc/translate.c
index b00da0a..c7bbe28 100644
--- a/target-ppc/translate.c
+++ b/target-ppc/translate.c
@@ -2495,30 +2495,29 @@ static inline void gen_qemu_ld64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
     tcg_gen_qemu_ld_i64(arg1, arg2, ctx->mem_idx, op);
 }
 
-static inline void gen_qemu_st8(DisasContext *ctx, TCGv arg1, TCGv arg2)
-{
-    tcg_gen_qemu_st8(arg1, arg2, ctx->mem_idx);
+#define GEN_QEMU_STORE_TL(stop, op)                                     \
+static void glue(gen_qemu_, stop)(DisasContext *ctx,                    \
+                                  TCGv val,                             \
+                                  TCGv addr)                            \
+{                                                                       \
+    tcg_gen_qemu_st_tl(val, addr, ctx->mem_idx,                         \
+                       op | ctx->default_tcg_memop_mask);               \
 }
 
-static inline void gen_qemu_st16(DisasContext *ctx, TCGv arg1, TCGv arg2)
-{
-    TCGMemOp op = MO_UW | ctx->default_tcg_memop_mask;
-    tcg_gen_qemu_st_tl(arg1, arg2, ctx->mem_idx, op);
-}
+GEN_QEMU_STORE_TL(st8,  MO_UB)
+GEN_QEMU_STORE_TL(st16, MO_UW)
+GEN_QEMU_STORE_TL(st32, MO_UL)
 
-static inline void gen_qemu_st32(DisasContext *ctx, TCGv arg1, TCGv arg2)
-{
-    TCGMemOp op = MO_UL | ctx->default_tcg_memop_mask;
-    tcg_gen_qemu_st_tl(arg1, arg2, ctx->mem_idx, op);
+#define GEN_QEMU_STORE_64(stop, op)                               \
+static void glue(gen_qemu_, glue(stop, _i64))(DisasContext *ctx,  \
+                                              TCGv_i64 val,       \
+                                              TCGv addr)          \
+{                                                                 \
+    tcg_gen_qemu_st_i64(val, addr, ctx->mem_idx,                  \
+                        op | ctx->default_tcg_memop_mask);        \
 }
 
-static void gen_qemu_st32_i64(DisasContext *ctx, TCGv_i64 val, TCGv addr)
-{
-    TCGv tmp = tcg_temp_new();
-    tcg_gen_trunc_i64_tl(tmp, val);
-    gen_qemu_st32(ctx, tmp, addr);
-    tcg_temp_free(tmp);
-}
+GEN_QEMU_STORE_64(st32, MO_UL)
 
 static inline void gen_qemu_st64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
 {
-- 
2.7.4

  parent reply	other threads:[~2016-08-10 19:01 UTC|newest]

Thread overview: 17+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2016-08-10 19:00 [Qemu-devel] [PATCH v1 00/10] POWER9 TCG enablements - part4 Nikunj A Dadhania
2016-08-10 19:00 ` [Qemu-devel] [PATCH v1 01/10] target-ppc: add xxspltib instruction Nikunj A Dadhania
2016-08-11 22:28   ` Richard Henderson
2016-08-12  4:55     ` Nikunj A Dadhania
2016-08-10 19:00 ` [Qemu-devel] [PATCH v1 02/10] target-ppc: consolidate load operations Nikunj A Dadhania
2016-08-11 22:31   ` Richard Henderson
2016-08-12  4:52     ` Nikunj A Dadhania
2016-08-12 13:27       ` Richard Henderson
2016-08-12 13:37         ` Nikunj A Dadhania
2016-08-10 19:00 ` Nikunj A Dadhania [this message]
2016-08-10 19:01 ` [Qemu-devel] [PATCH v1 04/10] target-ppc: Implement darn instruction Nikunj A Dadhania
2016-08-10 19:01 ` [Qemu-devel] [PATCH v1 05/10] target-ppc: add lxsi[bw]zx instruction Nikunj A Dadhania
2016-08-10 19:01 ` [Qemu-devel] [PATCH v1 06/10] target-ppc: add stxsi[bh]x instruction Nikunj A Dadhania
2016-08-10 19:01 ` [Qemu-devel] [PATCH v1 07/10] target-ppc: improve lxvw4x implementation Nikunj A Dadhania
2016-08-10 19:01 ` [Qemu-devel] [PATCH v1 08/10] target-ppc: add lxvb16x and lxvh8x Nikunj A Dadhania
2016-08-10 19:01 ` [Qemu-devel] [PATCH v1 09/10] target-ppc: improve stxvw4x implementation Nikunj A Dadhania
2016-08-10 19:01 ` [Qemu-devel] [PATCH v1 10/10] target-ppc: add stxvb16x and stxvh8x Nikunj A Dadhania

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1470855666-31696-4-git-send-email-nikunj@linux.vnet.ibm.com \
    --to=nikunj@linux.vnet.ibm.com \
    --cc=benh@kernel.crashing.org \
    --cc=david@gibson.dropbear.id.au \
    --cc=qemu-devel@nongnu.org \
    --cc=qemu-ppc@nongnu.org \
    --cc=rth@twiddle.net \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).