qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Nikunj A Dadhania <nikunj@linux.vnet.ibm.com>
To: qemu-ppc@nongnu.org, david@gibson.dropbear.id.au, rth@twiddle.net
Cc: qemu-devel@nongnu.org, bharata@linux.vnet.ibm.com,
	nikunj@linux.vnet.ibm.com
Subject: [Qemu-devel] [PATCH v1 09/10] target/ppc: add ov32 flag in divide operations
Date: Mon, 20 Feb 2017 15:42:00 +0530	[thread overview]
Message-ID: <1487585521-19445-10-git-send-email-nikunj@linux.vnet.ibm.com> (raw)
In-Reply-To: <1487585521-19445-1-git-send-email-nikunj@linux.vnet.ibm.com>

Add helper_div_compute_ov() in the int_helper for updating the overflow
flags.

For Divide Word:
SO, OV, and OV32 bits reflects overflow of the 32-bit result

For Divide DoubleWord:
SO, OV, and OV32 bits reflects overflow of the 64-bit result

Signed-off-by: Nikunj A Dadhania <nikunj@linux.vnet.ibm.com>
---
 target/ppc/int_helper.c | 49 ++++++++++++++++---------------------------------
 target/ppc/translate.c  |  6 ++++--
 2 files changed, 20 insertions(+), 35 deletions(-)

diff --git a/target/ppc/int_helper.c b/target/ppc/int_helper.c
index dd0a892..34b54e1 100644
--- a/target/ppc/int_helper.c
+++ b/target/ppc/int_helper.c
@@ -28,6 +28,18 @@
 /*****************************************************************************/
 /* Fixed point operations helpers */
 
+static inline void helper_div_compute_ov(CPUPPCState *env, uint32_t oe,
+                                         int overflow)
+{
+    if (oe) {
+        if (unlikely(overflow)) {
+            env->so = env->ov = env->ov32 = 1;
+        } else {
+            env->ov = env->ov32 = 0;
+        }
+    }
+}
+
 target_ulong helper_divweu(CPUPPCState *env, target_ulong ra, target_ulong rb,
                            uint32_t oe)
 {
@@ -48,14 +60,7 @@ target_ulong helper_divweu(CPUPPCState *env, target_ulong ra, target_ulong rb,
         rt = 0; /* Undefined */
     }
 
-    if (oe) {
-        if (unlikely(overflow)) {
-            env->so = env->ov = 1;
-        } else {
-            env->ov = 0;
-        }
-    }
-
+    helper_div_compute_ov(env, oe, overflow);
     return (target_ulong)rt;
 }
 
@@ -80,14 +85,7 @@ target_ulong helper_divwe(CPUPPCState *env, target_ulong ra, target_ulong rb,
         rt = 0; /* Undefined */
     }
 
-    if (oe) {
-        if (unlikely(overflow)) {
-            env->so = env->ov = 1;
-        } else {
-            env->ov = 0;
-        }
-    }
-
+    helper_div_compute_ov(env, oe, overflow);
     return (target_ulong)rt;
 }
 
@@ -104,14 +102,7 @@ uint64_t helper_divdeu(CPUPPCState *env, uint64_t ra, uint64_t rb, uint32_t oe)
         rt = 0; /* Undefined */
     }
 
-    if (oe) {
-        if (unlikely(overflow)) {
-            env->so = env->ov = 1;
-        } else {
-            env->ov = 0;
-        }
-    }
-
+    helper_div_compute_ov(env, oe, overflow);
     return rt;
 }
 
@@ -126,15 +117,7 @@ uint64_t helper_divde(CPUPPCState *env, uint64_t rau, uint64_t rbu, uint32_t oe)
         rt = 0; /* Undefined */
     }
 
-    if (oe) {
-
-        if (unlikely(overflow)) {
-            env->so = env->ov = 1;
-        } else {
-            env->ov = 0;
-        }
-    }
-
+    helper_div_compute_ov(env, oe, overflow);
     return rt;
 }
 
diff --git a/target/ppc/translate.c b/target/ppc/translate.c
index 69ec0b2..ee44205 100644
--- a/target/ppc/translate.c
+++ b/target/ppc/translate.c
@@ -1022,6 +1022,7 @@ static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
     }
     if (compute_ov) {
         tcg_gen_extu_i32_tl(cpu_ov, t2);
+        tcg_gen_extu_i32_tl(cpu_ov32, t2);
         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
     }
     tcg_temp_free_i32(t0);
@@ -1093,6 +1094,7 @@ static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
     }
     if (compute_ov) {
         tcg_gen_mov_tl(cpu_ov, t2);
+        tcg_gen_mov_tl(cpu_ov32, t2);
         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
     }
     tcg_temp_free_i64(t0);
@@ -1111,10 +1113,10 @@ static void glue(gen_, name)(DisasContext *ctx)
                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                       sign, compute_ov);                                      \
 }
-/* divwu  divwu.  divwuo  divwuo.   */
+/* divdu  divdu.  divduo  divduo.   */
 GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
 GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
-/* divw  divw.  divwo  divwo.   */
+/* divd  divd.  divdo  divdo.   */
 GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
 GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
 
-- 
2.7.4

  parent reply	other threads:[~2017-02-20 10:35 UTC|newest]

Thread overview: 30+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2017-02-20 10:11 [Qemu-devel] [PATCH v1 00/10] POWER9 TCG enablements - part15 Nikunj A Dadhania
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 01/10] target/ppc: support for 32-bit carry and overflow Nikunj A Dadhania
2017-02-20 19:28   ` Richard Henderson
2017-02-21  4:45     ` Nikunj A Dadhania
2017-02-22  2:27       ` David Gibson
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 02/10] target/ppc: Update ca32 in arithmetic add Nikunj A Dadhania
2017-02-20 19:32   ` Richard Henderson
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 03/10] target/ppc: move subf logic block Nikunj A Dadhania
2017-02-20 19:34   ` Richard Henderson
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 04/10] target/ppc: compute ca32 for arithmetic substract Nikunj A Dadhania
2017-02-20 19:38   ` Richard Henderson
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 05/10] target/ppc: update overflow flags for add/sub Nikunj A Dadhania
2017-02-20 19:39   ` Richard Henderson
2017-02-21  9:22     ` Nikunj A Dadhania
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 06/10] target/ppc: use tcg ops for neg instruction Nikunj A Dadhania
2017-02-20 19:54   ` Richard Henderson
2017-02-21  9:23     ` Nikunj A Dadhania
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 07/10] target/ppc: update ov/ov32 for nego Nikunj A Dadhania
2017-02-20 19:55   ` Richard Henderson
2017-02-21  9:26     ` Nikunj A Dadhania
2017-02-21 19:56       ` Richard Henderson
2017-02-22  3:53         ` Nikunj A Dadhania
2017-02-22 10:17           ` Richard Henderson
2017-02-22 10:23             ` Nikunj A Dadhania
2017-02-20 10:11 ` [Qemu-devel] [PATCH v1 08/10] target/ppc: add ov32 flag for multiply low insns Nikunj A Dadhania
2017-02-20 19:59   ` Richard Henderson
2017-02-20 10:12 ` Nikunj A Dadhania [this message]
2017-02-20 20:00   ` [Qemu-devel] [PATCH v1 09/10] target/ppc: add ov32 flag in divide operations Richard Henderson
2017-02-20 10:12 ` [Qemu-devel] [PATCH v1 10/10] target/ppc: add mcrxrx instruction Nikunj A Dadhania
2017-02-20 20:06   ` Richard Henderson

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1487585521-19445-10-git-send-email-nikunj@linux.vnet.ibm.com \
    --to=nikunj@linux.vnet.ibm.com \
    --cc=bharata@linux.vnet.ibm.com \
    --cc=david@gibson.dropbear.id.au \
    --cc=qemu-devel@nongnu.org \
    --cc=qemu-ppc@nongnu.org \
    --cc=rth@twiddle.net \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).