qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Bin Meng <bmeng.cn@gmail.com>
To: Alistair Francis <Alistair.Francis@wdc.com>,
	Palmer Dabbelt <palmer@sifive.com>,
	qemu-devel@nongnu.org, qemu-riscv@nongnu.org
Subject: [Qemu-devel] [PATCH v3 09/28] riscv: sifive_u: Update UART base addresses and IRQs
Date: Sun, 11 Aug 2019 01:06:42 -0700	[thread overview]
Message-ID: <1565510821-3927-10-git-send-email-bmeng.cn@gmail.com> (raw)
In-Reply-To: <1565510821-3927-1-git-send-email-bmeng.cn@gmail.com>

This updates the UART base address and IRQs to match the hardware.

Signed-off-by: Bin Meng <bmeng.cn@gmail.com>
Reviewed-by: Jonathan Behrens <fintelia@gmail.com>
Acked-by: Alistair Francis <alistair.francis@wdc.com>
Reviewed-by: Chih-Min Chao <chihmin.chao@sifive.com>

---

Changes in v3:
- update IRQ numbers of both UARTs to match hardware as well

Changes in v2: None

 hw/riscv/sifive_u.c         | 4 ++--
 include/hw/riscv/sifive_u.h | 4 ++--
 2 files changed, 4 insertions(+), 4 deletions(-)

diff --git a/hw/riscv/sifive_u.c b/hw/riscv/sifive_u.c
index 16ab95c..f24ec2e 100644
--- a/hw/riscv/sifive_u.c
+++ b/hw/riscv/sifive_u.c
@@ -61,8 +61,8 @@ static const struct MemmapEntry {
     [SIFIVE_U_MROM] =     {     0x1000,    0x11000 },
     [SIFIVE_U_CLINT] =    {  0x2000000,    0x10000 },
     [SIFIVE_U_PLIC] =     {  0xc000000,  0x4000000 },
-    [SIFIVE_U_UART0] =    { 0x10013000,     0x1000 },
-    [SIFIVE_U_UART1] =    { 0x10023000,     0x1000 },
+    [SIFIVE_U_UART0] =    { 0x10010000,     0x1000 },
+    [SIFIVE_U_UART1] =    { 0x10011000,     0x1000 },
     [SIFIVE_U_DRAM] =     { 0x80000000,        0x0 },
     [SIFIVE_U_GEM] =      { 0x100900FC,     0x2000 },
 };
diff --git a/include/hw/riscv/sifive_u.h b/include/hw/riscv/sifive_u.h
index 650bc4c..d0d8528 100644
--- a/include/hw/riscv/sifive_u.h
+++ b/include/hw/riscv/sifive_u.h
@@ -58,8 +58,8 @@ enum {
 };
 
 enum {
-    SIFIVE_U_UART0_IRQ = 3,
-    SIFIVE_U_UART1_IRQ = 4,
+    SIFIVE_U_UART0_IRQ = 4,
+    SIFIVE_U_UART1_IRQ = 5,
     SIFIVE_U_GEM_IRQ = 0x35
 };
 
-- 
2.7.4



  parent reply	other threads:[~2019-08-11  8:10 UTC|newest]

Thread overview: 40+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2019-08-11  8:06 [Qemu-devel] [PATCH v3 00/28] riscv: sifive_u: Improve the emulation fidelity of sifive_u machine Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 01/28] riscv: hw: Remove superfluous "linux, phandle" property Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 02/28] riscv: hw: Use qemu_fdt_setprop_cell() for property with only 1 cell Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 03/28] riscv: Add a sifive_cpu.h to include both E and U cpu type defines Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 04/28] riscv: hart: Extract hart realize to a separate routine Bin Meng
2019-08-11 17:00   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 05/28] riscv: hart: Support heterogeneous harts population Bin Meng
2019-08-11 15:56   ` Richard Henderson
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 06/28] riscv: sifive_u: Update hart configuration to reflect the real FU540 SoC Bin Meng
2019-08-11 17:03   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 07/28] riscv: sifive_u: Set the minimum number of cpus to 2 Bin Meng
2019-08-11 17:03   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 08/28] riscv: sifive_u: Update PLIC hart topology configuration string Bin Meng
2019-08-11  8:06 ` Bin Meng [this message]
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 10/28] riscv: sifive_u: Remove the unnecessary include of prci header Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 11/28] riscv: sifive: Rename sifive_prci.{c, h} to sifive_e_prci.{c, h} Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 12/28] riscv: sifive_e: prci: Fix a typo of hfxosccfg register programming Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 13/28] riscv: sifive_e: prci: Update the PRCI register block size Bin Meng
2019-08-11 17:07   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 14/28] riscv: sifive: Implement PRCI model for FU540 Bin Meng
2019-08-11 17:08   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 15/28] riscv: sifive_u: Generate hfclk and rtcclk nodes Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 16/28] riscv: sifive_u: Add PRCI block to the SoC Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 17/28] riscv: sifive_u: Change UART node name in device tree Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 18/28] riscv: hw: Implement a model for SiFive FU540 OTP Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 19/28] riscv: sifive_u: Instantiate OTP memory with a serial number Bin Meng
2019-08-11 17:13   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 21/28] riscv: sifive_u: Update UART and ethernet node clock properties Bin Meng
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 22/28] riscv: sifive_u: Generate an aliases node in the device tree Bin Meng
2019-08-11 17:19   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 23/28] riscv: sifive_u: Fix broken GEM support Bin Meng
2019-08-11 17:16   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 24/28] riscv: sifive_u: Support loading initramfs Bin Meng
2019-08-11 17:17   ` Alistair Francis
2019-08-11  8:06 ` [Qemu-devel] [PATCH v3 25/28] riscv: hw: Remove not needed PLIC properties in device tree Bin Meng
2019-08-11 17:18   ` Alistair Francis
2019-08-11  8:07 ` [Qemu-devel] [PATCH v3 27/28] riscv: virt: Change create_fdt() to return void Bin Meng
2019-08-11 17:17   ` Alistair Francis
2019-08-11  8:07 ` [Qemu-devel] [PATCH v3 28/28] riscv: sifive_u: Update model and compatible strings in device tree Bin Meng
2019-08-11  8:49 ` [Qemu-devel] [PATCH v3 00/28] riscv: sifive_u: Improve the emulation fidelity of sifive_u machine Bin Meng

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1565510821-3927-10-git-send-email-bmeng.cn@gmail.com \
    --to=bmeng.cn@gmail.com \
    --cc=Alistair.Francis@wdc.com \
    --cc=palmer@sifive.com \
    --cc=qemu-devel@nongnu.org \
    --cc=qemu-riscv@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).