qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Jason Wang <jasowang@redhat.com>
To: peter.maydell@linaro.org
Cc: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com>,
	Jason Wang <jasowang@redhat.com>,
	qemu-devel@nongnu.org
Subject: [PULL 14/33] net: cadence_gem: Define access permission for interrupt registers
Date: Tue, 16 Jun 2020 14:45:25 +0800	[thread overview]
Message-ID: <1592289944-13727-15-git-send-email-jasowang@redhat.com> (raw)
In-Reply-To: <1592289944-13727-1-git-send-email-jasowang@redhat.com>

From: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com>

Q1 to Q7 ISR's are clear-on-read, IER/IDR registers
are write-only, mask reg are read-only.

Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com>
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
Signed-off-by: Jason Wang <jasowang@redhat.com>
---
 hw/net/cadence_gem.c | 14 ++++++++++++++
 1 file changed, 14 insertions(+)

diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
index 4ad6c8e..72e7cf9 100644
--- a/hw/net/cadence_gem.c
+++ b/hw/net/cadence_gem.c
@@ -458,6 +458,7 @@ static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  */
 static void gem_init_register_masks(CadenceGEMState *s)
 {
+    unsigned int i;
     /* Mask of register bits which are read only */
     memset(&s->regs_ro[0], 0, sizeof(s->regs_ro));
     s->regs_ro[GEM_NWCTRL]   = 0xFFF80000;
@@ -470,10 +471,19 @@ static void gem_init_register_masks(CadenceGEMState *s)
     s->regs_ro[GEM_ISR]      = 0xFFFFFFFF;
     s->regs_ro[GEM_IMR]      = 0xFFFFFFFF;
     s->regs_ro[GEM_MODID]    = 0xFFFFFFFF;
+    for (i = 0; i < s->num_priority_queues; i++) {
+        s->regs_ro[GEM_INT_Q1_STATUS + i] = 0xFFFFFFFF;
+        s->regs_ro[GEM_INT_Q1_ENABLE + i] = 0xFFFFF319;
+        s->regs_ro[GEM_INT_Q1_DISABLE + i] = 0xFFFFF319;
+        s->regs_ro[GEM_INT_Q1_MASK + i] = 0xFFFFFFFF;
+    }
 
     /* Mask of register bits which are clear on read */
     memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc));
     s->regs_rtc[GEM_ISR]      = 0xFFFFFFFF;
+    for (i = 0; i < s->num_priority_queues; i++) {
+        s->regs_rtc[GEM_INT_Q1_STATUS + i] = 0x00000CE6;
+    }
 
     /* Mask of register bits which are write 1 to clear */
     memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c));
@@ -485,6 +495,10 @@ static void gem_init_register_masks(CadenceGEMState *s)
     s->regs_wo[GEM_NWCTRL]   = 0x00073E60;
     s->regs_wo[GEM_IER]      = 0x07FFFFFF;
     s->regs_wo[GEM_IDR]      = 0x07FFFFFF;
+    for (i = 0; i < s->num_priority_queues; i++) {
+        s->regs_wo[GEM_INT_Q1_ENABLE + i] = 0x00000CE6;
+        s->regs_wo[GEM_INT_Q1_DISABLE + i] = 0x00000CE6;
+    }
 }
 
 /*
-- 
2.5.0



  parent reply	other threads:[~2020-06-16  6:57 UTC|newest]

Thread overview: 36+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2020-06-16  6:45 [PULL 00/33] Net patches Jason Wang
2020-06-16  6:45 ` [PULL 01/33] virtio-net: implement RSS configuration command Jason Wang
2020-06-16  6:45 ` [PULL 02/33] virtio-net: implement RX RSS processing Jason Wang
2020-06-16  6:45 ` [PULL 03/33] tap: allow extended virtio header with hash info Jason Wang
2020-06-16  6:45 ` [PULL 04/33] virtio-net: reference implementation of hash report Jason Wang
2020-06-16  6:45 ` [PULL 05/33] vmstate.h: provide VMSTATE_VARRAY_UINT16_ALLOC macro Jason Wang
2020-06-16  6:45 ` [PULL 06/33] virtio-net: add migration support for RSS and hash report Jason Wang
2020-06-16  6:45 ` [PULL 07/33] virtio-net: align RSC fields with updated virtio-net header Jason Wang
2020-06-16  6:45 ` [PULL 08/33] Fix tulip breakage Jason Wang
2020-06-16  6:45 ` [PULL 09/33] hw/net/tulip: Fix 'Descriptor Error' definition Jason Wang
2020-06-16  6:45 ` [PULL 10/33] hw/net/tulip: Log descriptor overflows Jason Wang
2020-06-16  6:45 ` [PULL 11/33] net: cadence_gem: Fix debug statements Jason Wang
2020-06-16  6:45 ` [PULL 12/33] net: cadence_gem: Fix the queue address update during wrap around Jason Wang
2020-06-16  6:45 ` [PULL 13/33] net: cadence_gem: Fix irq update w.r.t queue Jason Wang
2020-06-16  6:45 ` Jason Wang [this message]
2020-06-16  6:45 ` [PULL 15/33] net: cadence_gem: Set ISR according to queue in use Jason Wang
2020-06-16  6:45 ` [PULL 16/33] net: cadence_gem: Move tx/rx packet buffert to CadenceGEMState Jason Wang
2020-06-16  6:45 ` [PULL 17/33] net: cadence_gem: Fix up code style Jason Wang
2020-06-16  6:45 ` [PULL 18/33] net: cadence_gem: Add support for jumbo frames Jason Wang
2020-06-16  6:45 ` [PULL 19/33] net: cadnece_gem: Update irq_read_clear field of designcfg_debug1 reg Jason Wang
2020-06-16  6:45 ` [PULL 20/33] net: cadence_gem: Update the reset value for interrupt mask register Jason Wang
2020-06-16  6:45 ` [PULL 21/33] net: cadence_gem: TX_LAST bit should be set by guest Jason Wang
2020-06-16  6:45 ` [PULL 22/33] net: cadence_gem: Fix RX address filtering Jason Wang
2020-06-16  6:45 ` [PULL 23/33] net: use peer when purging queue in qemu_flush_or_purge_queue_packets() Jason Wang
2020-06-16  6:45 ` [PULL 24/33] net/colo-compare.c: Create event_bh with the right AioContext Jason Wang
2020-06-16  6:45 ` [PULL 25/33] chardev/char.c: Use qemu_co_sleep_ns if in coroutine Jason Wang
2020-06-16  6:45 ` [PULL 26/33] net/colo-compare.c: Fix deadlock in compare_chr_send Jason Wang
2020-06-16  6:45 ` [PULL 27/33] net/colo-compare.c: Only hexdump packets if tracing is enabled Jason Wang
2020-06-16  6:45 ` [PULL 28/33] net/colo-compare.c: Check that colo-compare is active Jason Wang
2020-06-16  6:45 ` [PULL 29/33] net/colo-compare.c: Correct ordering in complete and finalize Jason Wang
2020-06-16  6:45 ` [PULL 30/33] colo-compare: Fix memory leak in packet_enqueue() Jason Wang
2020-06-16  6:45 ` [PULL 31/33] hw/net/e1000e: Do not abort() on invalid PSRCTL register value Jason Wang
2020-06-16  6:45 ` [PULL 32/33] net: Drop the legacy "name" parameter from the -net option Jason Wang
2020-06-16  6:45 ` [PULL 33/33] net: Drop the NetLegacy structure, always use Netdev instead Jason Wang
2020-06-16 12:32 ` [PULL 00/33] Net patches Peter Maydell
2020-06-17  6:19   ` Jason Wang

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1592289944-13727-15-git-send-email-jasowang@redhat.com \
    --to=jasowang@redhat.com \
    --cc=peter.maydell@linaro.org \
    --cc=qemu-devel@nongnu.org \
    --cc=sai.pavan.boddu@xilinx.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).