qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Aurelien Jarno <aurelien@aurel32.net>
To: qemu-devel@nongnu.org
Subject: Re: [Qemu-devel] [PATCH v2] convert of few alpha insn to TCG
Date: Thu, 4 Sep 2008 06:35:27 +0200	[thread overview]
Message-ID: <20080904043527.GA3416@volta.aurel32.net> (raw)
In-Reply-To: <548C69A4-B4D1-4F86-87AB-EDD663895A53@adacore.com>

On Wed, Sep 03, 2008 at 02:44:48PM +0200, Tristan Gingold wrote:
> Hi,
>
> all the issues have been fixed in this second version.
>
> Tristan.
>
> Signed-off-by: Tristan Gingold <gingold@adacore.com>
>

I have applied a modified version of this patch, as I don't want to
spend to much time doing mail ping pong. Please see the details of the
change below.

Also please watch the indentation, target-alpha/ is indented with space,
I am not sure we want to mix that.

> Index: target-alpha/op.c
> ===================================================================
> --- target-alpha/op.c	(revision 5119)
> +++ target-alpha/op.c	(working copy)
> @@ -131,12 +131,6 @@
>      RETURN();
>  }
>  
> -void OPPROTO op_tb_flush (void)
> -{
> -    helper_tb_flush();
> -    RETURN();
> -}
> -
>  /* Load and stores */
>  #define MEMSUFFIX _raw
>  #include "op_mem.h"
> @@ -685,27 +679,6 @@
>  }
>  #endif
>  
> -#if 0 // Qemu does not know how to do this...
> -void OPPROTO op_update_pc (void)
> -{
> -    env->pc = PARAM(1);
> -    RETURN();
> -}
> -#else
> -void OPPROTO op_update_pc (void)
> -{
> -    env->pc = ((uint64_t)PARAM(1) << 32) | (uint64_t)PARAM(2);
> -    RETURN();
> -}
> -#endif
> -
> -/* Optimization for 32 bits hosts architectures */
> -void OPPROTO op_update_pc32 (void)
> -{
> -    env->pc = (uint64_t)PARAM(1);
> -    RETURN();
> -}
> -
>  /* IEEE floating point arithmetic */
>  /* S floating (single) */
>  void OPPROTO op_adds (void)
> Index: target-alpha/helper.h
> ===================================================================
> --- target-alpha/helper.h	(revision 0)
> +++ target-alpha/helper.h	(revision 0)
> @@ -0,0 +1,5 @@
> +#ifndef DEF_HELPER
> +#define DEF_HELPER(ret, name, params) ret name params;
> +#endif
> +
> +DEF_HELPER(void, helper_tb_flush, (void))
> Index: target-alpha/translate.c
> ===================================================================
> --- target-alpha/translate.c	(revision 5119)
> +++ target-alpha/translate.c	(working copy)
> @@ -25,6 +25,7 @@
>  #include "cpu.h"
>  #include "exec-all.h"
>  #include "disas.h"
> +#include "helper.h"
>  #include "tcg-op.h"
>  #include "qemu-common.h"
>  
> @@ -44,15 +45,34 @@
>  };
>  
>  static TCGv cpu_env;
> +static TCGv cpu_ir[31];
> +static TCGv cpu_pc;
>  
>  #include "gen-icount.h"
>  
>  static void alpha_translate_init(void)
>  {
>      static int done_init = 0;
> +    static char cpu_reg_names[4*31];
> +    char *p;
> +    int i;
> +
>      if (done_init)
> -        return;
> +	return;
> +
>      cpu_env = tcg_global_reg_new(TCG_TYPE_PTR, TCG_AREG0, "env");
> +
> +    p = cpu_reg_names;
> +    for (i = 0; i < 31; i++) {
> +        sprintf(p, "r%d", i);

ir would be better to match the name of the variable.

> +        cpu_ir[i] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
> +				       offsetof(CPUState, ir[i]), p);
> +	p += 4;
> +    }
> +
> +    cpu_pc = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
> +				offsetof(CPUState, pc), "pc");
> +
>      done_init = 1;
>  }

You should also register the helpers here.

> @@ -126,6 +146,20 @@
>      }
>  }
>  
> +static inline void get_ir (TCGv t, int reg)
> +{
> +    if (reg == 31)
> +        tcg_gen_movi_i64(t, 0);
> +    else
> +        tcg_gen_mov_i64(t, cpu_ir[reg]);
> +}
> +
> +static inline void set_ir (TCGv t, int reg)
> +{
> +    if (reg != 31)
> +        tcg_gen_mov_i64(cpu_ir[reg], t);
> +}
> +

Even if the register are now mapped directly in TCG, this way of doing
will not really help to find some optimisations later: the ir registers
can't directly be a target register of a TCG instruction, the only way
to read or write those register is through a move.

I'll fix that in another patch.

>  /* FIR moves */
>  /* Special hacks for fir31 */
>  #define gen_op_load_FT0_fir31 gen_op_reset_FT0
> @@ -356,15 +390,9 @@
>  
>  static always_inline void gen_update_pc (DisasContext *ctx)
>  {
> -    if (!(ctx->pc >> 32)) {
> -        gen_op_update_pc32(ctx->pc);
> -    } else {
> -#if 0 // Qemu does not know how to do this...
> -        gen_op_update_pc(ctx->pc);
> -#else
> -        gen_op_update_pc(ctx->pc >> 32, ctx->pc);
> -#endif
> -    }
> +    TCGv v = tcg_const_i64(ctx->pc);
> +    tcg_gen_mov_i64(cpu_pc, v);
> +    tcg_temp_free(v);
>  }

There is no need to use a TCG const, you can use tcg_gen_movi_i64
instead.

>  
>  static always_inline void _gen_op_bcond (DisasContext *ctx)
> @@ -700,17 +728,23 @@
>          goto invalid_opc;
>      case 0x08:
>          /* LDA */
> -        gen_load_ir(ctx, rb, 0);
> -        gen_set_sT1(ctx, disp16);
> -        gen_op_addq();
> -        gen_store_ir(ctx, ra, 0);
> +        {
> +	    TCGv v = tcg_const_i64(disp16);
> +	    if (rb != 31)
> +		tcg_gen_add_i64(v, cpu_ir[rb], v);
> +	    set_ir(v, ra);
> +	    tcg_temp_free(v);
> +	}
>          break;
>      case 0x09:
>          /* LDAH */
> -        gen_load_ir(ctx, rb, 0);
> -        gen_set_sT1(ctx, disp16 << 16);
> -        gen_op_addq();
> -        gen_store_ir(ctx, ra, 0);
> +        {
> +	    TCGv v = tcg_const_i64(disp16 << 16);
> +	    if (rb != 31)
> +		tcg_gen_add_i64(v, cpu_ir[rb], v);
> +	    set_ir(v, ra);
> +	    tcg_temp_free(v);
> +	}
>          break;
>      case 0x0A:
>          /* LDBU */
> @@ -1871,13 +1905,16 @@
>          break;
>      case 0x30:
>          /* BR */
> -        gen_set_uT0(ctx, ctx->pc);
> -        gen_store_ir(ctx, ra, 0);
> -        if (disp21 != 0) {
> -            gen_set_sT1(ctx, disp21 << 2);
> -            gen_op_addq();
> +	if (ra != 31) {
> +	    TCGv t = tcg_const_i64(ctx->pc);
> +	    set_ir(t, ra);
> +	    tcg_temp_free(t);
> +	}
> +	{
> +	    TCGv pc = tcg_const_i64(ctx->pc + (disp21 << 2));
> +	    tcg_gen_mov_i64(cpu_pc, pc);
> +	    tcg_temp_free(pc);
>          }

Same here, tcg_gen_movi_i64 could be use instead.

> -        gen_op_branch();
>          ret = 1;
>          break;
>      case 0x31:
> @@ -2059,7 +2096,7 @@
>          gen_update_pc(&ctx);
>      }
>  #if defined (DO_TB_FLUSH)
> -    gen_op_tb_flush();
> +    tcg_gen_helper_0_0(helper_tb_flush);
>  #endif
>      if (tb->cflags & CF_LAST_IO)
>          gen_io_end();
> 
-- 
  .''`.  Aurelien Jarno	            | GPG: 1024D/F1BCDB73
 : :' :  Debian developer           | Electrical Engineer
 `. `'   aurel32@debian.org         | aurelien@aurel32.net
   `-    people.debian.org/~aurel32 | www.aurel32.net

  reply	other threads:[~2008-09-04  4:35 UTC|newest]

Thread overview: 14+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2008-09-01 11:38 [Qemu-devel] [PATCH] convert of few alpha insn to TCG Tristan Gingold
2008-09-01 14:32 ` Thiemo Seufer
2008-09-01 15:54   ` Tristan Gingold
2008-09-03  8:32     ` Aurelien Jarno
2008-09-03  8:54       ` Tristan Gingold
2008-09-03 11:24         ` Thiemo Seufer
2008-09-03  8:07 ` Ping: " Tristan Gingold
2008-09-03  8:27   ` Aurelien Jarno
2008-09-03  8:36     ` Tristan Gingold
2008-09-03  8:46 ` Aurelien Jarno
2008-09-03 12:44   ` [Qemu-devel] [PATCH v2] " Tristan Gingold
2008-09-04  4:35     ` Aurelien Jarno [this message]
2008-09-04 19:51       ` Thiemo Seufer
2008-09-04 23:32         ` Aurelien Jarno

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20080904043527.GA3416@volta.aurel32.net \
    --to=aurelien@aurel32.net \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).