From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from eggs.gnu.org ([140.186.70.92]:45566) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1QVqic-0006Op-Aw for qemu-devel@nongnu.org; Sun, 12 Jun 2011 15:53:11 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1QVqia-0008Pp-O7 for qemu-devel@nongnu.org; Sun, 12 Jun 2011 15:53:10 -0400 Received: from mx1.redhat.com ([209.132.183.28]:63935) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1QVqia-0008Pk-BL for qemu-devel@nongnu.org; Sun, 12 Jun 2011 15:53:08 -0400 Date: Sun, 12 Jun 2011 22:53:22 +0300 From: "Michael S. Tsirkin" Message-ID: <20110612195322.GA20615@redhat.com> References: <1292973623-2455-1-git-send-email-andreas.faerber@web.de> <20101222025014.GA20337@valinux.co.jp> <4D119B09.30103@reactos.org> <20101222064921.GE7814@redhat.com> <193FFA10-B7C4-4928-ADDE-C874C56BE70C@web.de> <4DF4B3C3.7000907@reactos.org> <3B010ECF-E507-4479-983F-884825781755@web.de> MIME-Version: 1.0 Content-Type: text/plain; charset=iso-8859-1 Content-Disposition: inline In-Reply-To: <3B010ECF-E507-4479-983F-884825781755@web.de> Content-Transfer-Encoding: quoted-printable Subject: Re: [Qemu-devel] [PATCH, RFC] pci: allow PCI devices to fix address space List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , To: Andreas =?iso-8859-1?Q?F=E4rber?= Cc: Isaku Yamahata , =?iso-8859-1?Q?Herv=E9?= Poussineau , qemu-devel Developers On Sun, Jun 12, 2011 at 04:20:10PM +0200, Andreas F=E4rber wrote: > Am 12.06.2011 um 14:40 schrieb Herv=E9 Poussineau: >=20 > >Andreas F=E4rber a =E9crit : > >>Am 22.12.2010 um 07:49 schrieb Michael S. Tsirkin: > >> > >>>On Wed, Dec 22, 2010 at 07:30:33AM +0100, Herv=E9 Poussineau wrote: > >>>>Isaku Yamahata a =E9crit : > >>>>>On Wed, Dec 22, 2010 at 12:20:23AM +0100, Andreas F=E4rber wrote: > >>>>>>From: Herv=E9 Poussineau > >>>>>> > >>>>>>v1: > >>>>>>* Rebased. > >>>>>> > >>>>>>Signed-off-by: Herv=E9 Poussineau > >>>>>>Cc: Michael S. Tsirkin > >>>>>>Signed-off-by: Andreas F=E4rber > >>>>>>--- > >>>>>>Hello Michael, > >>>>>>Could you please take a look at this? I'm out of my field here. > >>>>>>The intention of the first part appears to be to save > >>>>>>(val & ~mask), > >>>>>>whereas the inline helper would've returned (val & mask). > >>>>> > >>>>>Such behavior is intended. > >>>>>The returned value is just discarded in this case. > >>>>>test-and-clear means > >>>>> clear the bits > >>>>> return if those cleared bits were really set. > >>>>> > >>> > >>>What about this first chunk? Is it necessary. > >>> > >>>>>>The second part makes existing code conditional on that value. > >>>>> > >>>>>What issue are you addressing? > >>>>>Although the spec doesn't says about the default value of > >>>>>BAR registers > >>>>>after reset, the current code assumes that almost all the > >>>>>pci devices clear > >>>>>those registers. > >>>>>Anyway after cold/warm reset firmware sets up BARs, so it > >>>>>doesn't matter. > >>>>>You, however, seem to want to keep BARs over resets. > >>>>> > >>>>As you have seen, the intend here is to be able to keep BARs > >>>>over resets. > >>>>It is required for some really specific devices, like a PCI to ISA > >>>>bridge, where MMIO is always at the same address. > >>>>In that case, the device keeps PCI_COMMAND_MEMORY and/or > >>>>PCI_COMMAND_IO flags as read-only. > >>> > >>>Aha. Are the BARs still writeable? If not maybe that's the > >>>right thing > >>>to check? If yes maybe the device simply should have a reset > >>>handler to rewrite them? > >> > >>I haven't noticed a follow-up patch of yours. > >> > >>Since I don't know what to do here, I'll have to take this out > >>of the PReP queue for now. > >>Without this patch, I get to at least the second bootloader > >>icon, the PCI graphics still work. What particular symptoms did > >>you observe wrt the i82378 that we can reproduce? > > > >Try do do info qtree with and without this patch, and check the > >i82378 device > >With this patch, I have: > > bar 0: mem at 0x80000000 [0x8000ffff] > > bar 1: mem at 0xc0000000 [0xc0ffffff] > > > >Without it, I have: > > bar 0: mem at 0xffffffffffffffff [0xfffe] > > bar 1: mem at 0xffffffffffffffff [0xfffffe] >=20 > That I can confirm. >=20 > >I think that firmware doesn't initialize BARs for this device. > >However, I don't know what can be the consequences of not doing > >it. >=20 > Re-testing this after a rebase, I don't get any graphics at all > without this patch. Must've done something wrong earlier... >=20 > So, how to tell if the BARs are "still writable"? (mst's question) >=20 > Andreas I'm just asking what exactly happens with the patch? - After first boot, firmware writes something into BARs, then triggers a reset and then avoids writing there? - After first boot, firmware writes something into BARs, but does not enable memory/io/bus master? - Something else? --=20 MST