From: "Michael S. Tsirkin" <mst@redhat.com>
To: arei.gonglei@huawei.com
Cc: peter.crosthwaite@xilinx.com, weidong.huang@huawei.com,
marcel.a@redhat.com, armbru@redhat.com, luonengjun@huawei.com,
qemu-devel@nongnu.org, peter.huangpeng@huawei.com,
imammedo@redhat.com, pbonzini@redhat.com, afaerber@suse.de
Subject: Re: [Qemu-devel] [PATCH v2 2/2] pci: add check for pcie root ports and downstream ports
Date: Mon, 25 Aug 2014 22:02:53 +0200 [thread overview]
Message-ID: <20140825200253.GC18419@redhat.com> (raw)
In-Reply-To: <1408614466-17596-3-git-send-email-arei.gonglei@huawei.com>
On Thu, Aug 21, 2014 at 05:47:46PM +0800, arei.gonglei@huawei.com wrote:
> From: Gonglei <arei.gonglei@huawei.com>
>
> If ARI Forwarding is disabled, according to PCIe spec
> section 7.3.1, only slot 0 with the device attached to
> logic bus representing the link from downstream
> ports and root ports.
>
> So, adding check for PCIe downstream ports and root ports,
> which avoid useless operation, both hotplug and coldplug.
>
> Signed-off-by: Gonglei <arei.gonglei@huawei.com>
> ---
> hw/pci/pci.c | 51 +++++++++++++++++++++++++++++++++++++++++++++++++++
> 1 file changed, 51 insertions(+)
>
> diff --git a/hw/pci/pci.c b/hw/pci/pci.c
> index daeaeac..aa0af0c 100644
> --- a/hw/pci/pci.c
> +++ b/hw/pci/pci.c
> @@ -773,6 +773,52 @@ static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
> return 0;
> }
>
> +static int pci_check_pcie_port(PCIBus *bus, PCIDevice *dev)
> +{
> + Object *obj = OBJECT(bus);
> +
> + if (pci_bus_is_root(bus)) {
> + return 0;
> + }
> +
> + if (object_dynamic_cast(obj, TYPE_PCIE_BUS)) {
> + DeviceState *parent = qbus_get_parent(BUS(obj));
> + PCIDevice *pci_dev = PCI_DEVICE(parent);
> + uint8_t port_type;
> + /*
> + * Root ports and downstream ports of switches are the hot
> + * pluggable ports in a PCI Express hierarchy.
> + * PCI Express supports chip-to-chip interconnect, a PCIe link can
> + * only connect one pci device/Switch/EndPoint or PCI-bridge.
> + *
> + * 7.3. Configuration Transaction Rules (PCI Express specification 3.0)
> + * 7.3.1. Device Number
> + *
> + * Downstream Ports that do not have ARI Forwarding enabled must
> + * associate only Device 0 with the device attached to the Logical Bus
> + * representing the Link from the Port.
> + *
> + * If ARI Forwarding is not enabled on root ports and downstream
> + * ports, only support the devices with slot non-0, regardless of
> + * hotplug or coldplug.
> + */
> + port_type = pcie_cap_get_type(pci_dev);
> + if (port_type == PCI_EXP_TYPE_DOWNSTREAM ||
> + port_type == PCI_EXP_TYPE_ROOT_PORT) {
> + if (!pcie_cap_is_ari_enabled(pci_dev)) {
Won't this mean cold-plugging devices is broken?
I guess you could check for ARI capability instead.
> + if (PCI_SLOT(dev->devfn) != 0) {
> + error_report("PCIe: Port's ARI Forwarding is disabled, "
> + "device can't be populated in slot %d",
> + PCI_SLOT(dev->devfn));
> + return -1;
> + }
> + }
> + }
> + }
> +
> + return 0;
> +}
> +
> static void pci_config_alloc(PCIDevice *pci_dev)
> {
> int config_size = pci_config_size(pci_dev);
> @@ -827,6 +873,11 @@ static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
>
> pci_dev->bus = bus;
> pci_dev->devfn = devfn;
> +
> + if (pci_check_pcie_port(bus, pci_dev)) {
> + return NULL;
> + }
> +
> dma_as = pci_device_iommu_address_space(pci_dev);
>
> memory_region_init_alias(&pci_dev->bus_master_enable_region,
> --
> 1.7.12.4
>
next prev parent reply other threads:[~2014-08-25 20:02 UTC|newest]
Thread overview: 16+ messages / expand[flat|nested] mbox.gz Atom feed top
2014-08-21 9:47 [Qemu-devel] [PATCH v2 0/2] add check for PCIe root ports and downstream ports arei.gonglei
2014-08-21 9:47 ` [Qemu-devel] [PATCH v2 1/2] qdev: Introduce a function to get qbus's parent arei.gonglei
2014-08-22 1:17 ` Hu Tao
2014-08-22 2:01 ` Gonglei (Arei)
2014-08-21 9:47 ` [Qemu-devel] [PATCH v2 2/2] pci: add check for pcie root ports and downstream ports arei.gonglei
2014-08-22 6:33 ` Marcel Apfelbaum
2014-08-22 6:40 ` Gonglei (Arei)
2014-08-25 8:59 ` Knut Omang
2014-08-25 9:23 ` Gonglei (Arei)
2014-08-25 9:51 ` Knut Omang
2014-08-25 10:51 ` Gonglei (Arei)
2014-08-25 11:01 ` Knut Omang
2014-08-25 11:23 ` Gonglei (Arei)
2014-08-26 14:34 ` Knut Omang
2014-08-25 20:02 ` Michael S. Tsirkin [this message]
2014-08-26 10:07 ` Gonglei (Arei)
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20140825200253.GC18419@redhat.com \
--to=mst@redhat.com \
--cc=afaerber@suse.de \
--cc=arei.gonglei@huawei.com \
--cc=armbru@redhat.com \
--cc=imammedo@redhat.com \
--cc=luonengjun@huawei.com \
--cc=marcel.a@redhat.com \
--cc=pbonzini@redhat.com \
--cc=peter.crosthwaite@xilinx.com \
--cc=peter.huangpeng@huawei.com \
--cc=qemu-devel@nongnu.org \
--cc=weidong.huang@huawei.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).