From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from eggs.gnu.org ([2001:4830:134:3::10]:47353) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1YkATK-0000wH-KE for qemu-devel@nongnu.org; Mon, 20 Apr 2015 08:06:45 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1YkATJ-0002FJ-Mh for qemu-devel@nongnu.org; Mon, 20 Apr 2015 08:06:42 -0400 Received: from mx1.redhat.com ([209.132.183.28]:57798) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1YkATJ-0002F9-Ds for qemu-devel@nongnu.org; Mon, 20 Apr 2015 08:06:41 -0400 Received: from int-mx10.intmail.prod.int.phx2.redhat.com (int-mx10.intmail.prod.int.phx2.redhat.com [10.5.11.23]) by mx1.redhat.com (8.14.4/8.14.4) with ESMTP id t3KC6epp013846 (version=TLSv1/SSLv3 cipher=DHE-RSA-AES256-GCM-SHA384 bits=256 verify=FAIL) for ; Mon, 20 Apr 2015 08:06:40 -0400 Date: Mon, 20 Apr 2015 14:06:37 +0200 From: "Michael S. Tsirkin" Message-ID: <20150420140633-mutt-send-email-mst@redhat.com> References: <1429521560-2743-1-git-send-email-kraxel@redhat.com> <1429521560-2743-3-git-send-email-kraxel@redhat.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1429521560-2743-3-git-send-email-kraxel@redhat.com> Subject: Re: [Qemu-devel] [PATCH 3/6] q35: implement SMRAM.D_LCK List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , To: Gerd Hoffmann Cc: pbonzini@redhat.com, lersek@redhat.com, qemu-devel@nongnu.org On Mon, Apr 20, 2015 at 11:19:17AM +0200, Gerd Hoffmann wrote: > Signed-off-by: Gerd Hoffmann Reviewed-by: Michael S. Tsirkin > --- > hw/pci-host/q35.c | 8 +++++++- > include/hw/pci-host/q35.h | 3 +++ > 2 files changed, 10 insertions(+), 1 deletion(-) > > diff --git a/hw/pci-host/q35.c b/hw/pci-host/q35.c > index 7093cc3..f0d840c 100644 > --- a/hw/pci-host/q35.c > +++ b/hw/pci-host/q35.c > @@ -268,6 +268,13 @@ static void mch_update_smram(MCHPCIState *mch) > PCIDevice *pd = PCI_DEVICE(mch); > bool h_smrame = (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME); > > + /* implement SMRAM.D_LCK */ > + if (pd->config[MCH_HOST_BRIDGE_SMRAM] & MCH_HOST_BRIDGE_SMRAM_D_LCK) { > + pd->config[MCH_HOST_BRIDGE_SMRAM] &= ~MCH_HOST_BRIDGE_SMRAM_D_OPEN; > + pd->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK_LCK; > + pd->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK_LCK; > + } > + > memory_region_transaction_begin(); > > if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_D_OPEN) { > @@ -297,7 +304,6 @@ static void mch_write_config(PCIDevice *d, > { > MCHPCIState *mch = MCH_PCI_DEVICE(d); > > - /* XXX: implement SMRAM.D_LOCK */ > pci_default_write_config(d, address, val, len); > > if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0, > diff --git a/include/hw/pci-host/q35.h b/include/hw/pci-host/q35.h > index 82452c5..61bfe7e 100644 > --- a/include/hw/pci-host/q35.h > +++ b/include/hw/pci-host/q35.h > @@ -146,6 +146,8 @@ typedef struct Q35PCIHost { > MCH_HOST_BRIDGE_SMRAM_D_CLS | \ > MCH_HOST_BRIDGE_SMRAM_D_LCK | \ > MCH_HOST_BRIDGE_SMRAM_G_SMRAME) > +#define MCH_HOST_BRIDGE_SMRAM_WMASK_LCK \ > + MCH_HOST_BRIDGE_SMRAM_D_CLS > > #define MCH_HOST_BRIDGE_ESMRAMC 0x9e > #define MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME ((uint8_t)(1 << 7)) > @@ -166,6 +168,7 @@ typedef struct Q35PCIHost { > (MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME | \ > MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_MASK | \ > MCH_HOST_BRIDGE_ESMRAMC_T_EN) > +#define MCH_HOST_BRIDGE_ESMRAMC_WMASK_LCK 0 > > /* D1:F0 PCIE* port*/ > #define MCH_PCIE_DEV 1 > -- > 1.8.3.1