* [Qemu-devel] [RFC] Pointers for implementing AArch64 PMU instruction counter?
@ 2017-02-14 21:49 Aaron Lindsay
0 siblings, 0 replies; only message in thread
From: Aaron Lindsay @ 2017-02-14 21:49 UTC (permalink / raw)
To: qemu-devel; +Cc: qemu-arm, Wei Huang, Peter Maydell, cov
I am interested in implementing an instruction counter to augment the
ongoing (mostly cycle-counter) PMU work on AArch64. The icount
infrastructure seems like the logical source for the instruction counts,
but I have a couple of implementation-related questions:
1. It looks like cpu_get_icount_raw() can serve as a good source for
directly reading the current instruction count. Does it seem reasonable
to only enable the instruction counter in the PMU when icount is enabled
and are there any caveats I've missed with using icount for this
purpose?
2. Triggering interrupts on overflow seems like it will take more work.
Does it seem reasonable to add a QEMU_CLOCK_VIRTUAL for the PMU so that
tcg_get_icount_limit() will overflow at the appropriate time for the PMU
if an instruction counter overflow interrupt is set? TBH, I'm not sure
how well this would work since the timer code mostly seems to deal with
time (as you might expect), keeping the icount values somewhat hidden
away.
Thanks for any feedback!
-Aaron
--
Qualcomm Datacenter Technologies as an affiliate of Qualcomm Technologies, Inc.
Qualcomm Technologies, Inc. is a member of the
Code Aurora Forum, a Linux Foundation Collaborative Project.
^ permalink raw reply [flat|nested] only message in thread
only message in thread, other threads:[~2017-02-14 21:49 UTC | newest]
Thread overview: (only message) (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2017-02-14 21:49 [Qemu-devel] [RFC] Pointers for implementing AArch64 PMU instruction counter? Aaron Lindsay
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).