From: David Gibson <david@gibson.dropbear.id.au>
To: BALATON Zoltan <balaton@eik.bme.hu>
Cc: qemu-devel@nongnu.org, qemu-ppc@nongnu.org,
Alexander Graf <agraf@suse.de>, Francois Revol <revol@free.fr>
Subject: Re: [Qemu-devel] [RFC PATCH 01/12] ppc4xx: Move MAL from ppc405_uc to ppc4xx_devs
Date: Mon, 14 Aug 2017 14:37:46 +1000 [thread overview]
Message-ID: <20170814043746.GC3452@umbus.fritz.box> (raw)
In-Reply-To: <eb1b3ac28031d7cb942e4977bb73bbabb909dcfc.1502643878.git.balaton@eik.bme.hu>
[-- Attachment #1: Type: text/plain, Size: 17634 bytes --]
On Sun, Aug 13, 2017 at 07:04:38PM +0200, BALATON Zoltan wrote:
> This device appears in other SoCs as well not just in 405 ones
>
> Signed-off-by: BALATON Zoltan <balaton@eik.bme.hu>
Reviewed-by: David Gibson <david@gibson.dropbear.id.au>
> ---
> hw/ppc/ppc405_uc.c | 263 -----------------------------------------------
> hw/ppc/ppc4xx_devs.c | 264 ++++++++++++++++++++++++++++++++++++++++++++++++
> include/hw/ppc/ppc4xx.h | 2 +
> 3 files changed, 266 insertions(+), 263 deletions(-)
>
> diff --git a/hw/ppc/ppc405_uc.c b/hw/ppc/ppc405_uc.c
> index f6fe3e6..3c74402 100644
> --- a/hw/ppc/ppc405_uc.c
> +++ b/hw/ppc/ppc405_uc.c
> @@ -42,7 +42,6 @@
> //#define DEBUG_OCM
> //#define DEBUG_I2C
> //#define DEBUG_GPT
> -//#define DEBUG_MAL
> //#define DEBUG_CLOCKS
> //#define DEBUG_CLOCKS_LL
>
> @@ -1513,268 +1512,6 @@ static void ppc4xx_gpt_init(hwaddr base, qemu_irq irqs[5])
> }
>
> /*****************************************************************************/
> -/* MAL */
> -enum {
> - MAL0_CFG = 0x180,
> - MAL0_ESR = 0x181,
> - MAL0_IER = 0x182,
> - MAL0_TXCASR = 0x184,
> - MAL0_TXCARR = 0x185,
> - MAL0_TXEOBISR = 0x186,
> - MAL0_TXDEIR = 0x187,
> - MAL0_RXCASR = 0x190,
> - MAL0_RXCARR = 0x191,
> - MAL0_RXEOBISR = 0x192,
> - MAL0_RXDEIR = 0x193,
> - MAL0_TXCTP0R = 0x1A0,
> - MAL0_TXCTP1R = 0x1A1,
> - MAL0_TXCTP2R = 0x1A2,
> - MAL0_TXCTP3R = 0x1A3,
> - MAL0_RXCTP0R = 0x1C0,
> - MAL0_RXCTP1R = 0x1C1,
> - MAL0_RCBS0 = 0x1E0,
> - MAL0_RCBS1 = 0x1E1,
> -};
> -
> -typedef struct ppc40x_mal_t ppc40x_mal_t;
> -struct ppc40x_mal_t {
> - qemu_irq irqs[4];
> - uint32_t cfg;
> - uint32_t esr;
> - uint32_t ier;
> - uint32_t txcasr;
> - uint32_t txcarr;
> - uint32_t txeobisr;
> - uint32_t txdeir;
> - uint32_t rxcasr;
> - uint32_t rxcarr;
> - uint32_t rxeobisr;
> - uint32_t rxdeir;
> - uint32_t txctpr[4];
> - uint32_t rxctpr[2];
> - uint32_t rcbs[2];
> -};
> -
> -static void ppc40x_mal_reset (void *opaque);
> -
> -static uint32_t dcr_read_mal (void *opaque, int dcrn)
> -{
> - ppc40x_mal_t *mal;
> - uint32_t ret;
> -
> - mal = opaque;
> - switch (dcrn) {
> - case MAL0_CFG:
> - ret = mal->cfg;
> - break;
> - case MAL0_ESR:
> - ret = mal->esr;
> - break;
> - case MAL0_IER:
> - ret = mal->ier;
> - break;
> - case MAL0_TXCASR:
> - ret = mal->txcasr;
> - break;
> - case MAL0_TXCARR:
> - ret = mal->txcarr;
> - break;
> - case MAL0_TXEOBISR:
> - ret = mal->txeobisr;
> - break;
> - case MAL0_TXDEIR:
> - ret = mal->txdeir;
> - break;
> - case MAL0_RXCASR:
> - ret = mal->rxcasr;
> - break;
> - case MAL0_RXCARR:
> - ret = mal->rxcarr;
> - break;
> - case MAL0_RXEOBISR:
> - ret = mal->rxeobisr;
> - break;
> - case MAL0_RXDEIR:
> - ret = mal->rxdeir;
> - break;
> - case MAL0_TXCTP0R:
> - ret = mal->txctpr[0];
> - break;
> - case MAL0_TXCTP1R:
> - ret = mal->txctpr[1];
> - break;
> - case MAL0_TXCTP2R:
> - ret = mal->txctpr[2];
> - break;
> - case MAL0_TXCTP3R:
> - ret = mal->txctpr[3];
> - break;
> - case MAL0_RXCTP0R:
> - ret = mal->rxctpr[0];
> - break;
> - case MAL0_RXCTP1R:
> - ret = mal->rxctpr[1];
> - break;
> - case MAL0_RCBS0:
> - ret = mal->rcbs[0];
> - break;
> - case MAL0_RCBS1:
> - ret = mal->rcbs[1];
> - break;
> - default:
> - ret = 0;
> - break;
> - }
> -
> - return ret;
> -}
> -
> -static void dcr_write_mal (void *opaque, int dcrn, uint32_t val)
> -{
> - ppc40x_mal_t *mal;
> - int idx;
> -
> - mal = opaque;
> - switch (dcrn) {
> - case MAL0_CFG:
> - if (val & 0x80000000)
> - ppc40x_mal_reset(mal);
> - mal->cfg = val & 0x00FFC087;
> - break;
> - case MAL0_ESR:
> - /* Read/clear */
> - mal->esr &= ~val;
> - break;
> - case MAL0_IER:
> - mal->ier = val & 0x0000001F;
> - break;
> - case MAL0_TXCASR:
> - mal->txcasr = val & 0xF0000000;
> - break;
> - case MAL0_TXCARR:
> - mal->txcarr = val & 0xF0000000;
> - break;
> - case MAL0_TXEOBISR:
> - /* Read/clear */
> - mal->txeobisr &= ~val;
> - break;
> - case MAL0_TXDEIR:
> - /* Read/clear */
> - mal->txdeir &= ~val;
> - break;
> - case MAL0_RXCASR:
> - mal->rxcasr = val & 0xC0000000;
> - break;
> - case MAL0_RXCARR:
> - mal->rxcarr = val & 0xC0000000;
> - break;
> - case MAL0_RXEOBISR:
> - /* Read/clear */
> - mal->rxeobisr &= ~val;
> - break;
> - case MAL0_RXDEIR:
> - /* Read/clear */
> - mal->rxdeir &= ~val;
> - break;
> - case MAL0_TXCTP0R:
> - idx = 0;
> - goto update_tx_ptr;
> - case MAL0_TXCTP1R:
> - idx = 1;
> - goto update_tx_ptr;
> - case MAL0_TXCTP2R:
> - idx = 2;
> - goto update_tx_ptr;
> - case MAL0_TXCTP3R:
> - idx = 3;
> - update_tx_ptr:
> - mal->txctpr[idx] = val;
> - break;
> - case MAL0_RXCTP0R:
> - idx = 0;
> - goto update_rx_ptr;
> - case MAL0_RXCTP1R:
> - idx = 1;
> - update_rx_ptr:
> - mal->rxctpr[idx] = val;
> - break;
> - case MAL0_RCBS0:
> - idx = 0;
> - goto update_rx_size;
> - case MAL0_RCBS1:
> - idx = 1;
> - update_rx_size:
> - mal->rcbs[idx] = val & 0x000000FF;
> - break;
> - }
> -}
> -
> -static void ppc40x_mal_reset (void *opaque)
> -{
> - ppc40x_mal_t *mal;
> -
> - mal = opaque;
> - mal->cfg = 0x0007C000;
> - mal->esr = 0x00000000;
> - mal->ier = 0x00000000;
> - mal->rxcasr = 0x00000000;
> - mal->rxdeir = 0x00000000;
> - mal->rxeobisr = 0x00000000;
> - mal->txcasr = 0x00000000;
> - mal->txdeir = 0x00000000;
> - mal->txeobisr = 0x00000000;
> -}
> -
> -static void ppc405_mal_init(CPUPPCState *env, qemu_irq irqs[4])
> -{
> - ppc40x_mal_t *mal;
> - int i;
> -
> - mal = g_malloc0(sizeof(ppc40x_mal_t));
> - for (i = 0; i < 4; i++)
> - mal->irqs[i] = irqs[i];
> - qemu_register_reset(&ppc40x_mal_reset, mal);
> - ppc_dcr_register(env, MAL0_CFG,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_ESR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_IER,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXCASR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXCARR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXEOBISR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXDEIR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RXCASR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RXCARR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RXEOBISR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RXDEIR,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXCTP0R,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXCTP1R,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXCTP2R,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_TXCTP3R,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RXCTP0R,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RXCTP1R,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RCBS0,
> - mal, &dcr_read_mal, &dcr_write_mal);
> - ppc_dcr_register(env, MAL0_RCBS1,
> - mal, &dcr_read_mal, &dcr_write_mal);
> -}
> -
> -/*****************************************************************************/
> /* SPR */
> void ppc40x_core_reset(PowerPCCPU *cpu)
> {
> diff --git a/hw/ppc/ppc4xx_devs.c b/hw/ppc/ppc4xx_devs.c
> index e7f413e..8e4f78e 100644
> --- a/hw/ppc/ppc4xx_devs.c
> +++ b/hw/ppc/ppc4xx_devs.c
> @@ -734,3 +734,267 @@ ram_addr_t ppc4xx_sdram_adjust(ram_addr_t ram_size, int nr_banks,
>
> return ram_size;
> }
> +
> +/*****************************************************************************/
> +/* MAL */
> +enum {
> + MAL0_CFG = 0x180,
> + MAL0_ESR = 0x181,
> + MAL0_IER = 0x182,
> + MAL0_TXCASR = 0x184,
> + MAL0_TXCARR = 0x185,
> + MAL0_TXEOBISR = 0x186,
> + MAL0_TXDEIR = 0x187,
> + MAL0_RXCASR = 0x190,
> + MAL0_RXCARR = 0x191,
> + MAL0_RXEOBISR = 0x192,
> + MAL0_RXDEIR = 0x193,
> + MAL0_TXCTP0R = 0x1A0,
> + MAL0_TXCTP1R = 0x1A1,
> + MAL0_TXCTP2R = 0x1A2,
> + MAL0_TXCTP3R = 0x1A3,
> + MAL0_RXCTP0R = 0x1C0,
> + MAL0_RXCTP1R = 0x1C1,
> + MAL0_RCBS0 = 0x1E0,
> + MAL0_RCBS1 = 0x1E1,
> +};
> +
> +typedef struct ppc40x_mal_t ppc40x_mal_t;
> +struct ppc40x_mal_t {
> + qemu_irq irqs[4];
> + uint32_t cfg;
> + uint32_t esr;
> + uint32_t ier;
> + uint32_t txcasr;
> + uint32_t txcarr;
> + uint32_t txeobisr;
> + uint32_t txdeir;
> + uint32_t rxcasr;
> + uint32_t rxcarr;
> + uint32_t rxeobisr;
> + uint32_t rxdeir;
> + uint32_t txctpr[4];
> + uint32_t rxctpr[2];
> + uint32_t rcbs[2];
> +};
> +
> +static void ppc40x_mal_reset(void *opaque);
> +
> +static uint32_t dcr_read_mal(void *opaque, int dcrn)
> +{
> + ppc40x_mal_t *mal;
> + uint32_t ret;
> +
> + mal = opaque;
> + switch (dcrn) {
> + case MAL0_CFG:
> + ret = mal->cfg;
> + break;
> + case MAL0_ESR:
> + ret = mal->esr;
> + break;
> + case MAL0_IER:
> + ret = mal->ier;
> + break;
> + case MAL0_TXCASR:
> + ret = mal->txcasr;
> + break;
> + case MAL0_TXCARR:
> + ret = mal->txcarr;
> + break;
> + case MAL0_TXEOBISR:
> + ret = mal->txeobisr;
> + break;
> + case MAL0_TXDEIR:
> + ret = mal->txdeir;
> + break;
> + case MAL0_RXCASR:
> + ret = mal->rxcasr;
> + break;
> + case MAL0_RXCARR:
> + ret = mal->rxcarr;
> + break;
> + case MAL0_RXEOBISR:
> + ret = mal->rxeobisr;
> + break;
> + case MAL0_RXDEIR:
> + ret = mal->rxdeir;
> + break;
> + case MAL0_TXCTP0R:
> + ret = mal->txctpr[0];
> + break;
> + case MAL0_TXCTP1R:
> + ret = mal->txctpr[1];
> + break;
> + case MAL0_TXCTP2R:
> + ret = mal->txctpr[2];
> + break;
> + case MAL0_TXCTP3R:
> + ret = mal->txctpr[3];
> + break;
> + case MAL0_RXCTP0R:
> + ret = mal->rxctpr[0];
> + break;
> + case MAL0_RXCTP1R:
> + ret = mal->rxctpr[1];
> + break;
> + case MAL0_RCBS0:
> + ret = mal->rcbs[0];
> + break;
> + case MAL0_RCBS1:
> + ret = mal->rcbs[1];
> + break;
> + default:
> + ret = 0;
> + break;
> + }
> +
> + return ret;
> +}
> +
> +static void dcr_write_mal(void *opaque, int dcrn, uint32_t val)
> +{
> + ppc40x_mal_t *mal;
> + int idx;
> +
> + mal = opaque;
> + switch (dcrn) {
> + case MAL0_CFG:
> + if (val & 0x80000000) {
> + ppc40x_mal_reset(mal);
> + }
> + mal->cfg = val & 0x00FFC087;
> + break;
> + case MAL0_ESR:
> + /* Read/clear */
> + mal->esr &= ~val;
> + break;
> + case MAL0_IER:
> + mal->ier = val & 0x0000001F;
> + break;
> + case MAL0_TXCASR:
> + mal->txcasr = val & 0xF0000000;
> + break;
> + case MAL0_TXCARR:
> + mal->txcarr = val & 0xF0000000;
> + break;
> + case MAL0_TXEOBISR:
> + /* Read/clear */
> + mal->txeobisr &= ~val;
> + break;
> + case MAL0_TXDEIR:
> + /* Read/clear */
> + mal->txdeir &= ~val;
> + break;
> + case MAL0_RXCASR:
> + mal->rxcasr = val & 0xC0000000;
> + break;
> + case MAL0_RXCARR:
> + mal->rxcarr = val & 0xC0000000;
> + break;
> + case MAL0_RXEOBISR:
> + /* Read/clear */
> + mal->rxeobisr &= ~val;
> + break;
> + case MAL0_RXDEIR:
> + /* Read/clear */
> + mal->rxdeir &= ~val;
> + break;
> + case MAL0_TXCTP0R:
> + idx = 0;
> + goto update_tx_ptr;
> + case MAL0_TXCTP1R:
> + idx = 1;
> + goto update_tx_ptr;
> + case MAL0_TXCTP2R:
> + idx = 2;
> + goto update_tx_ptr;
> + case MAL0_TXCTP3R:
> + idx = 3;
> + update_tx_ptr:
> + mal->txctpr[idx] = val;
> + break;
> + case MAL0_RXCTP0R:
> + idx = 0;
> + goto update_rx_ptr;
> + case MAL0_RXCTP1R:
> + idx = 1;
> + update_rx_ptr:
> + mal->rxctpr[idx] = val;
> + break;
> + case MAL0_RCBS0:
> + idx = 0;
> + goto update_rx_size;
> + case MAL0_RCBS1:
> + idx = 1;
> + update_rx_size:
> + mal->rcbs[idx] = val & 0x000000FF;
> + break;
> + }
> +}
> +
> +static void ppc40x_mal_reset(void *opaque)
> +{
> + ppc40x_mal_t *mal;
> +
> + mal = opaque;
> + mal->cfg = 0x0007C000;
> + mal->esr = 0x00000000;
> + mal->ier = 0x00000000;
> + mal->rxcasr = 0x00000000;
> + mal->rxdeir = 0x00000000;
> + mal->rxeobisr = 0x00000000;
> + mal->txcasr = 0x00000000;
> + mal->txdeir = 0x00000000;
> + mal->txeobisr = 0x00000000;
> +}
> +
> +void ppc405_mal_init(CPUPPCState *env, qemu_irq irqs[4])
> +{
> + ppc40x_mal_t *mal;
> + int i;
> +
> + mal = g_malloc0(sizeof(ppc40x_mal_t));
> + for (i = 0; i < 4; i++) {
> + mal->irqs[i] = irqs[i];
> + }
> + qemu_register_reset(&ppc40x_mal_reset, mal);
> + ppc_dcr_register(env, MAL0_CFG,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_ESR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_IER,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXCASR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXCARR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXEOBISR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXDEIR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RXCASR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RXCARR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RXEOBISR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RXDEIR,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXCTP0R,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXCTP1R,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXCTP2R,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_TXCTP3R,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RXCTP0R,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RXCTP1R,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RCBS0,
> + mal, &dcr_read_mal, &dcr_write_mal);
> + ppc_dcr_register(env, MAL0_RCBS1,
> + mal, &dcr_read_mal, &dcr_write_mal);
> +}
> diff --git a/include/hw/ppc/ppc4xx.h b/include/hw/ppc/ppc4xx.h
> index 66e57a5..db50cfa 100644
> --- a/include/hw/ppc/ppc4xx.h
> +++ b/include/hw/ppc/ppc4xx.h
> @@ -53,6 +53,8 @@ void ppc4xx_sdram_init (CPUPPCState *env, qemu_irq irq, int nbanks,
> hwaddr *ram_sizes,
> int do_init);
>
> +void ppc405_mal_init(CPUPPCState *env, qemu_irq irqs[4]);
> +
> #define TYPE_PPC4xx_PCI_HOST_BRIDGE "ppc4xx-pcihost"
>
> #endif /* PPC4XX_H */
--
David Gibson | I'll have my music baroque, and my code
david AT gibson.dropbear.id.au | minimalist, thank you. NOT _the_ _other_
| _way_ _around_!
http://www.ozlabs.org/~dgibson
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 833 bytes --]
next prev parent reply other threads:[~2017-08-14 4:38 UTC|newest]
Thread overview: 49+ messages / expand[flat|nested] mbox.gz Atom feed top
2017-08-13 17:04 [Qemu-devel] [RFC PATCH 00/12] Sam460ex emulation BALATON Zoltan
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 12/12] ppc: Add aCube Sam460ex board BALATON Zoltan
2017-08-18 6:10 ` David Gibson
2017-08-18 11:24 ` François Revol
2017-08-18 12:46 ` BALATON Zoltan
2017-08-22 2:35 ` David Gibson
2017-08-22 11:18 ` BALATON Zoltan
2017-08-23 0:35 ` David Gibson
2017-08-23 0:48 ` BALATON Zoltan
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 08/12] hw/ide: Emulate SiI3112 SATA controller BALATON Zoltan
2017-08-14 4:42 ` David Gibson
2017-08-14 11:16 ` BALATON Zoltan
2017-08-15 11:40 ` David Gibson
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 07/12] ppc4xx_i2c: Implement basic I2C functions BALATON Zoltan
2017-08-18 1:42 ` David Gibson
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 11/12] ppc4xx: Export ECB and PLB emulation BALATON Zoltan
2017-08-14 4:44 ` David Gibson
2017-08-14 11:06 ` BALATON Zoltan
2017-08-18 6:11 ` David Gibson
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 01/12] ppc4xx: Move MAL from ppc405_uc to ppc4xx_devs BALATON Zoltan
2017-08-14 4:37 ` David Gibson [this message]
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 02/12] ppc4xx: Make MAL emulation more generic BALATON Zoltan
2017-08-15 4:11 ` David Gibson
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 03/12] ohci: Allow sysbus version to be used as a companion BALATON Zoltan
2017-08-15 4:13 ` David Gibson
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 06/12] ppc4xx_i2c: QOMify BALATON Zoltan
2017-08-15 4:17 ` David Gibson
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 05/12] ppc4xx: Split off 4xx I2C emulation from ppc405_uc to its own file BALATON Zoltan
2017-08-14 4:41 ` David Gibson
2017-08-14 9:00 ` Paolo Bonzini
2017-08-14 11:18 ` BALATON Zoltan
2017-08-14 14:19 ` Paolo Bonzini
2017-08-14 14:25 ` Peter Maydell
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 09/12] ppc440: Add emulation of plb-pcix controller found in some 440 SoCs BALATON Zoltan
2017-08-18 1:53 ` David Gibson
2017-08-18 11:07 ` François Revol
2017-08-18 12:15 ` [Qemu-devel] [Qemu-ppc] " BALATON Zoltan
2017-08-18 12:18 ` [Qemu-devel] " David Gibson
2017-08-18 9:30 ` [Qemu-devel] [Qemu-ppc] " luigi burdo
2017-08-18 11:20 ` François Revol
2017-08-18 13:03 ` BALATON Zoltan
2017-08-18 12:34 ` BALATON Zoltan
2017-08-18 19:43 ` luigi burdo
2017-08-18 20:52 ` François Revol
2017-08-19 10:03 ` BALATON Zoltan
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 10/12] ppc: Add 460EX embedded CPU BALATON Zoltan
2017-08-14 4:40 ` David Gibson
2017-08-13 17:04 ` [Qemu-devel] [RFC PATCH 04/12] ehci: Add ppc4xx-ehci for the USB 2.0 controller in embedded PPC SoCs BALATON Zoltan
2017-08-14 4:36 ` David Gibson
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20170814043746.GC3452@umbus.fritz.box \
--to=david@gibson.dropbear.id.au \
--cc=agraf@suse.de \
--cc=balaton@eik.bme.hu \
--cc=qemu-devel@nongnu.org \
--cc=qemu-ppc@nongnu.org \
--cc=revol@free.fr \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).