From: Richard Henderson <richard.henderson@linaro.org>
To: qemu-devel@nongnu.org
Cc: peter.maydell@linaro.org
Subject: [Qemu-devel] [PATCH 02/13] target/arm: Derive id_isar0 from features
Date: Sat, 15 Sep 2018 09:17:27 -0700 [thread overview]
Message-ID: <20180915161738.25257-3-richard.henderson@linaro.org> (raw)
In-Reply-To: <20180915161738.25257-1-richard.henderson@linaro.org>
??? Test with -machine none -cpu foo.
??? The assertion does fire for quite a lot of cpus,
??? but quite a few of them appear to be existing bugs.
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
---
target/arm/cpu.c | 45 +++++++++++++++++++++++++++++++++++++++++++++
1 file changed, 45 insertions(+)
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
index 3bc7a16327..44483e3dea 100644
--- a/target/arm/cpu.c
+++ b/target/arm/cpu.c
@@ -756,6 +756,50 @@ static void arm_cpu_finalizefn(Object *obj)
}
}
+static uint32_t resolve_id_isar0(CPUARMState *env, uint32_t orig)
+{
+ uint32_t ret = 0;
+
+ if (arm_feature(env, ARM_FEATURE_SWP)) {
+ ret = deposit32(ret, 0, 4, 1); /* Swap */
+ }
+ if (arm_feature(env, ARM_FEATURE_V5)) {
+ ret = deposit32(ret , 4, 4, 1); /* BitCount */
+ }
+ if (arm_feature(env, ARM_FEATURE_THUMB2)) {
+ ret = deposit32(ret, 8, 4, 1); /* BitField */
+ ret = deposit32(ret, 12, 4, 1); /* CmpBranch */
+ }
+
+ /*
+ * Coproc -- generically, v5te has mcrr (3), v6 has mcrr2 (4),
+ * and v8 requires none (0). There does not appear to be a way
+ * to guess the value though, as some v6 and v7 cores also use none.
+ */
+ ret |= orig & MAKE_64BIT_MASK(16, 4);
+
+ if (arm_feature(env, ARM_FEATURE_V5)) {
+ ret = deposit32(ret, 20, 4, 1); /* Debug */
+ }
+ /* Divide */
+ if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
+ ret = deposit32(ret, 24, 4, 2);
+ } else if (arm_feature(env, ARM_FEATURE_THUMB_DIV)) {
+ ret = deposit32(ret, 24, 4, 1);
+ }
+
+ return ret;
+}
+
+static void resolve_id_regs(ARMCPU *cpu)
+{
+ CPUARMState *env = &cpu->env;
+ uint64_t orig;
+
+ cpu->id_isar0 = resolve_id_isar0(env, orig = cpu->id_isar0);
+ g_assert_cmphex(cpu->id_isar0, ==, orig);
+}
+
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
{
CPUState *cs = CPU(dev);
@@ -1003,6 +1047,7 @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
set_feature(env, ARM_FEATURE_VBAR);
}
+ resolve_id_regs(cpu);
register_cp_regs_for_features(cpu);
arm_cpu_register_gdb_regs_for_features(cpu);
--
2.17.1
next prev parent reply other threads:[~2018-09-15 16:17 UTC|newest]
Thread overview: 17+ messages / expand[flat|nested] mbox.gz Atom feed top
2018-09-15 16:17 [Qemu-devel] [RFC PATCH 00/13] target/arm: Derive cpu id regs from features Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 01/13] target/arm: Add ARM_FEATURE_SWP Richard Henderson
2018-09-16 1:32 ` Peter Maydell
2018-09-16 15:53 ` Richard Henderson
2018-09-16 16:54 ` Peter Maydell
2018-09-15 16:17 ` Richard Henderson [this message]
2018-09-15 16:17 ` [Qemu-devel] [PATCH 03/13] target/arm: Derive id_isar1 from features Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 04/13] target/arm: Derive id_isar2 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 05/13] target/arm: Derive id_isar3 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 06/13] target/arm: Derive id_isar4 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 07/13] target/arm: Derive id_isar5 and id_isar6 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 08/13] target/arm: Derive id_pfr0 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 09/13] target/arm: Derive id_pfr1 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 10/13] target/arm: Derive id_aa64isar0 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 11/13] target/arm: Derive id_aa64isar1 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 12/13] target/arm: Derive id_aa64pfr0 " Richard Henderson
2018-09-15 16:17 ` [Qemu-devel] [PATCH 13/13] target/arm: Remove assertions from resolve_id_regs Richard Henderson
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20180915161738.25257-3-richard.henderson@linaro.org \
--to=richard.henderson@linaro.org \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).