From: Richard Henderson <richard.henderson@linaro.org>
To: qemu-devel@nongnu.org
Cc: thuth@redhat.com, david@redhat.com
Subject: [PATCH v3 10/16] tcg/s390x: Implement TCG_TARGET_HAS_mul_vec
Date: Mon, 3 May 2021 11:35:35 -0700 [thread overview]
Message-ID: <20210503183541.2014496-11-richard.henderson@linaro.org> (raw)
In-Reply-To: <20210503183541.2014496-1-richard.henderson@linaro.org>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
---
tcg/s390x/tcg-target.h | 2 +-
tcg/s390x/tcg-target.c.inc | 7 +++++++
2 files changed, 8 insertions(+), 1 deletion(-)
diff --git a/tcg/s390x/tcg-target.h b/tcg/s390x/tcg-target.h
index dd11972ed2..13b9918276 100644
--- a/tcg/s390x/tcg-target.h
+++ b/tcg/s390x/tcg-target.h
@@ -151,7 +151,7 @@ extern uint64_t s390_facilities[3];
#define TCG_TARGET_HAS_shi_vec 0
#define TCG_TARGET_HAS_shs_vec 0
#define TCG_TARGET_HAS_shv_vec 0
-#define TCG_TARGET_HAS_mul_vec 0
+#define TCG_TARGET_HAS_mul_vec 1
#define TCG_TARGET_HAS_sat_vec 0
#define TCG_TARGET_HAS_minmax_vec 0
#define TCG_TARGET_HAS_bitsel_vec 0
diff --git a/tcg/s390x/tcg-target.c.inc b/tcg/s390x/tcg-target.c.inc
index aca2dc358c..9edb9a48c7 100644
--- a/tcg/s390x/tcg-target.c.inc
+++ b/tcg/s390x/tcg-target.c.inc
@@ -277,6 +277,7 @@ typedef enum S390Opcode {
VRRc_VCEQ = 0xe7f8, /* we leave the m5 cs field 0 */
VRRc_VCH = 0xe7fb, /* " */
VRRc_VCHL = 0xe7f9, /* " */
+ VRRc_VML = 0xe7a2,
VRRc_VN = 0xe768,
VRRc_VNC = 0xe769,
VRRc_VNO = 0xe76b,
@@ -2662,6 +2663,9 @@ static void tcg_out_vec_op(TCGContext *s, TCGOpcode opc,
case INDEX_op_andc_vec:
tcg_out_insn(s, VRRc, VNC, a0, a1, a2, 0);
break;
+ case INDEX_op_mul_vec:
+ tcg_out_insn(s, VRRc, VML, a0, a1, a2, vece);
+ break;
case INDEX_op_or_vec:
tcg_out_insn(s, VRRc, VO, a0, a1, a2, 0);
break;
@@ -2711,6 +2715,8 @@ int tcg_can_emit_vec_op(TCGOpcode opc, TCGType type, unsigned vece)
return 1;
case INDEX_op_cmp_vec:
return -1;
+ case INDEX_op_mul_vec:
+ return vece < MO_64;
default:
return 0;
}
@@ -2947,6 +2953,7 @@ static TCGConstraintSetIndex tcg_target_op_def(TCGOpcode op)
case INDEX_op_orc_vec:
case INDEX_op_xor_vec:
case INDEX_op_cmp_vec:
+ case INDEX_op_mul_vec:
return C_O1_I2(v, v, v);
default:
--
2.25.1
next prev parent reply other threads:[~2021-05-03 18:39 UTC|newest]
Thread overview: 19+ messages / expand[flat|nested] mbox.gz Atom feed top
2021-05-03 18:35 [PATCH v3 00/16] tcg/s390x: host vector support Richard Henderson
2021-05-03 18:35 ` [PATCH v3 01/16] tcg/s390x: Rename from tcg/s390 Richard Henderson
2021-05-06 11:15 ` David Hildenbrand
2021-05-03 18:35 ` [PATCH v3 02/16] tcg/s390x: Change FACILITY representation Richard Henderson
2021-05-03 18:35 ` [PATCH v3 03/16] tcg/s390x: Merge TCG_AREG0 and TCG_REG_CALL_STACK into TCGReg Richard Henderson
2021-05-03 18:35 ` [PATCH v3 04/16] tcg/s390x: Add host vector framework Richard Henderson
2021-05-03 18:35 ` [PATCH v3 05/16] tcg/s390x: Implement tcg_out_ld/st for vector types Richard Henderson
2021-05-06 11:55 ` David Hildenbrand
2021-05-03 18:35 ` [PATCH v3 06/16] tcg/s390x: Implement tcg_out_mov " Richard Henderson
2021-05-03 18:35 ` [PATCH v3 07/16] tcg/s390x: Implement tcg_out_dup*_vec Richard Henderson
2021-05-03 18:35 ` [PATCH v3 08/16] tcg/s390x: Implement minimal vector operations Richard Henderson
2021-05-03 18:35 ` [PATCH v3 09/16] tcg/s390x: Implement andc, orc, abs, neg, not " Richard Henderson
2021-05-03 18:35 ` Richard Henderson [this message]
2021-05-03 18:35 ` [PATCH v3 11/16] tcg/s390x: Implement vector shift operations Richard Henderson
2021-05-03 18:35 ` [PATCH v3 12/16] tcg/s390x: Implement TCG_TARGET_HAS_minmax_vec Richard Henderson
2021-05-03 18:35 ` [PATCH v3 13/16] tcg: Expand usadd/ussub with umin/umax Richard Henderson
2021-05-03 18:35 ` [PATCH v3 14/16] tcg/s390x: Implement TCG_TARGET_HAS_sat_vec Richard Henderson
2021-05-03 18:35 ` [PATCH v3 15/16] tcg/s390x: Implement TCG_TARGET_HAS_bitsel_vec Richard Henderson
2021-05-03 18:35 ` [PATCH v3 16/16] tcg/s390x: Implement TCG_TARGET_HAS_cmpsel_vec Richard Henderson
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20210503183541.2014496-11-richard.henderson@linaro.org \
--to=richard.henderson@linaro.org \
--cc=david@redhat.com \
--cc=qemu-devel@nongnu.org \
--cc=thuth@redhat.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).