From: "Wang, Lei" <lei4.wang@intel.com>
To: pbonzini@redhat.com
Cc: qemu-devel@nongnu.org, dgilbert@redhat.com, berrange@redhat.com,
xiaoyao.li@intel.com, yang.zhong@linux.intel.com
Subject: [PATCH v2 3/6] i386: Introduce new struct "MultiBitFeatureInfo" for multi-bit features
Date: Wed, 2 Nov 2022 01:52:53 -0700 [thread overview]
Message-ID: <20221102085256.81139-4-lei4.wang@intel.com> (raw)
In-Reply-To: <20221102085256.81139-1-lei4.wang@intel.com>
Some features use multiple CPUID bits to form a value to be used, e.g.,
CPUID(0x1E,0):EBX[23:08] is regarded as the tmul_maxn value for AMX.
Introduce a new struct "MultiBitFeatureInfo" to hold the information for
those features and create a corresponding member in struct FeatureWordInfo,
so that the infomation can be assigned for each item in feature_word_info
array and used in the future.
Signed-off-by: Wang, Lei <lei4.wang@intel.com>
---
target/i386/cpu-internal.h | 9 +++++++
target/i386/cpu.c | 54 ++++++++++++++++++++++++++++++++++++++
2 files changed, 63 insertions(+)
diff --git a/target/i386/cpu-internal.h b/target/i386/cpu-internal.h
index 9baac5c0b4..66b3d66cb4 100644
--- a/target/i386/cpu-internal.h
+++ b/target/i386/cpu-internal.h
@@ -25,6 +25,13 @@ typedef enum FeatureWordType {
MSR_FEATURE_WORD,
} FeatureWordType;
+typedef struct MultiBitFeatureInfo {
+ const char *feat_name;
+ uint64_t mask;
+ unsigned high_bit_position;
+ unsigned low_bit_position;
+} MultiBitFeatureInfo;
+
typedef struct FeatureWordInfo {
FeatureWordType type;
/* feature flags names are taken from "Intel Processor Identification and
@@ -51,6 +58,8 @@ typedef struct FeatureWordInfo {
uint64_t migratable_flags; /* Feature flags known to be migratable */
/* Features that shouldn't be auto-enabled by "-cpu host" */
uint64_t no_autoenable_flags;
+ unsigned num_multi_bit_features;
+ MultiBitFeatureInfo *multi_bit_features;
} FeatureWordInfo;
extern FeatureWordInfo feature_word_info[];
diff --git a/target/i386/cpu.c b/target/i386/cpu.c
index 0083a2a7f7..7ae232ab18 100644
--- a/target/i386/cpu.c
+++ b/target/i386/cpu.c
@@ -1011,6 +1011,21 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
},
.migratable_flags = CPUID_AMX_PALETTE_1_TOTAL_TILE_BYTES_MASK |
CPUID_AMX_PALETTE_1_BYTES_PER_TILE_MASK,
+ .num_multi_bit_features = 2,
+ .multi_bit_features = (MultiBitFeatureInfo[]){
+ {
+ .feat_name = "total_tile_bytes",
+ .mask = CPUID_AMX_PALETTE_1_TOTAL_TILE_BYTES_MASK,
+ .high_bit_position = 15,
+ .low_bit_position = 0,
+ },
+ {
+ .feat_name = "bytes_per_tile",
+ .mask = CPUID_AMX_PALETTE_1_BYTES_PER_TILE_MASK,
+ .high_bit_position = 31,
+ .low_bit_position = 16,
+ },
+ },
},
[FEAT_1D_1_EBX] = {
.type = CPUID_FEATURE_WORD,
@@ -1021,6 +1036,21 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
},
.migratable_flags = CPUID_AMX_PALETTE_1_BYTES_PER_ROW_MASK |
CPUID_AMX_PALETTE_1_MAX_NAMES_MASK,
+ .num_multi_bit_features = 2,
+ .multi_bit_features = (MultiBitFeatureInfo[]){
+ {
+ .feat_name = "bytes_per_row",
+ .mask = CPUID_AMX_PALETTE_1_BYTES_PER_ROW_MASK,
+ .high_bit_position = 15,
+ .low_bit_position = 0,
+ },
+ {
+ .feat_name = "max_names",
+ .mask = CPUID_AMX_PALETTE_1_MAX_NAMES_MASK,
+ .high_bit_position = 31,
+ .low_bit_position = 16,
+ },
+ },
},
[FEAT_1D_1_ECX] = {
.type = CPUID_FEATURE_WORD,
@@ -1030,6 +1060,15 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
.reg = R_ECX,
},
.migratable_flags = CPUID_AMX_PALETTE_1_MAX_ROWS_MASK,
+ .num_multi_bit_features = 1,
+ .multi_bit_features = (MultiBitFeatureInfo[]){
+ {
+ .feat_name = "max_rows",
+ .mask = CPUID_AMX_PALETTE_1_MAX_ROWS_MASK,
+ .high_bit_position = 15,
+ .low_bit_position = 0,
+ },
+ },
},
[FEAT_1E_0_EBX] = {
.type = CPUID_FEATURE_WORD,
@@ -1040,6 +1079,21 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
},
.migratable_flags = CPUID_AMX_TMUL_MAX_K_MASK |
CPUID_AMX_TMUL_MAX_N_MASK,
+ .num_multi_bit_features = 2,
+ .multi_bit_features = (MultiBitFeatureInfo[]){
+ {
+ .feat_name = "tmul_maxk",
+ .mask = CPUID_AMX_TMUL_MAX_K_MASK,
+ .high_bit_position = 7,
+ .low_bit_position = 0,
+ },
+ {
+ .feat_name = "tmul_maxn",
+ .mask = CPUID_AMX_TMUL_MAX_N_MASK,
+ .high_bit_position = 23,
+ .low_bit_position = 8,
+ },
+ },
},
/*Below are MSR exposed features*/
[FEAT_ARCH_CAPABILITIES] = {
--
2.34.1
next prev parent reply other threads:[~2022-11-02 8:55 UTC|newest]
Thread overview: 8+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-11-02 8:52 [PATCH v2 0/6] Support for new CPU model SapphireRapids Wang, Lei
2022-11-02 8:52 ` [PATCH v2 1/6] i386: Introduce FeatureWordInfo for AMX CPUID leaf 0x1D and 0x1E Wang, Lei
2022-11-02 8:52 ` [PATCH v2 2/6] i386: Remove unused parameter "uint32_t bit" in feature_word_description() Wang, Lei
2022-11-02 8:52 ` Wang, Lei [this message]
2022-11-02 8:52 ` [PATCH v2 4/6] i386: Mask and report unavailable multi-bit feature values Wang, Lei
2022-11-02 8:52 ` [PATCH v2 5/6] i386: Initialize AMX CPUID leaves with corresponding env->features[] leaves Wang, Lei
2022-11-02 8:52 ` [PATCH v2 6/6] i386: Add new CPU model SapphireRapids Wang, Lei
2022-12-19 5:52 ` [PATCH v2 0/6] Support for " Wang, Lei
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20221102085256.81139-4-lei4.wang@intel.com \
--to=lei4.wang@intel.com \
--cc=berrange@redhat.com \
--cc=dgilbert@redhat.com \
--cc=pbonzini@redhat.com \
--cc=qemu-devel@nongnu.org \
--cc=xiaoyao.li@intel.com \
--cc=yang.zhong@linux.intel.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).