From: "Philippe Mathieu-Daudé" <philmd@linaro.org>
To: qemu-devel@nongnu.org
Cc: "Philippe Mathieu-Daudé" <philmd@linaro.org>,
"Aurelien Jarno" <aurelien@aurel32.net>,
"Aleksandar Rikalo" <aleksandar.rikalo@syrmia.com>,
"Jiaxun Yang" <jiaxun.yang@flygoat.com>,
"Richard Henderson" <richard.henderson@linaro.org>
Subject: [PULL 01/14] target/mips: Set CP0St_{KX, SX, UX} for Loongson-2F
Date: Tue, 8 Nov 2022 00:58:09 +0100 [thread overview]
Message-ID: <20221107235822.71458-2-philmd@linaro.org> (raw)
In-Reply-To: <20221107235822.71458-1-philmd@linaro.org>
From: Jiaxun Yang <jiaxun.yang@flygoat.com>
As per an unpublished document, in later reversion of chips
CP0St_{KX, SX, UX} is not writeable and hardcoded to 1.
Without those bits set, kernel is unable to access XKPHYS address
segment. So just set them up on CPU reset.
Signed-off-by: Jiaxun Yang <jiaxun.yang@flygoat.com>
Acked-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20221031132531.18122-2-jiaxun.yang@flygoat.com>
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
---
target/mips/cpu.c | 6 ++++++
1 file changed, 6 insertions(+)
diff --git a/target/mips/cpu.c b/target/mips/cpu.c
index e997c1b9cb..7a565466cb 100644
--- a/target/mips/cpu.c
+++ b/target/mips/cpu.c
@@ -302,6 +302,12 @@ static void mips_cpu_reset(DeviceState *dev)
env->CP0_EntryHi_ASID_mask = (env->CP0_Config5 & (1 << CP0C5_MI)) ?
0x0 : (env->CP0_Config4 & (1 << CP0C4_AE)) ? 0x3ff : 0xff;
env->CP0_Status = (1 << CP0St_BEV) | (1 << CP0St_ERL);
+ if (env->insn_flags & INSN_LOONGSON2F) {
+ /* Loongson-2F has those bits hardcoded to 1 */
+ env->CP0_Status |= (1 << CP0St_KX) | (1 << CP0St_SX) |
+ (1 << CP0St_UX);
+ }
+
/*
* Vectored interrupts not implemented, timer on int 7,
* no performance counters.
--
2.38.1
next prev parent reply other threads:[~2022-11-08 0:02 UTC|newest]
Thread overview: 16+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-11-07 23:58 [PULL 00/14] MIPS patches for 2022-11-08 Philippe Mathieu-Daudé
2022-11-07 23:58 ` Philippe Mathieu-Daudé [this message]
2022-11-07 23:58 ` [PULL 02/14] target/mips: Cast offset field of Octeon BBIT to int16_t Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 03/14] target/mips: Enable LBX/LWX/* instructions for Octeon Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 04/14] target/mips: Disable DSP ASE for Octeon68XX Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 05/14] target/mips: Don't check COP1X for 64 bit FP mode Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 06/14] disas/nanomips: Fix invalid PRId64 format calling img_format() Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 07/14] disas/nanomips: Fix invalid PRIx64 " Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 08/14] disas/nanomips: Use G_GNUC_PRINTF to avoid invalid string formats Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 09/14] disas/nanomips: Remove headers already included by "qemu/osdep.h" Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 10/14] disas/nanomips: Move setjmp into nanomips_dis Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 11/14] disas/nanomips: Merge insn{1,2,3} into words[3] Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 12/14] disas/nanomips: Split out read_u16 Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 13/14] disas/nanomips: Tidy read for 48-bit opcodes Philippe Mathieu-Daudé
2022-11-07 23:58 ` [PULL 14/14] MAINTAINERS: Inherit from nanoMIPS Philippe Mathieu-Daudé
2022-11-08 18:08 ` [PULL 00/14] MIPS patches for 2022-11-08 Stefan Hajnoczi
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20221107235822.71458-2-philmd@linaro.org \
--to=philmd@linaro.org \
--cc=aleksandar.rikalo@syrmia.com \
--cc=aurelien@aurel32.net \
--cc=jiaxun.yang@flygoat.com \
--cc=qemu-devel@nongnu.org \
--cc=richard.henderson@linaro.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).