From: Jiaxi Chen <jiaxi.chen@linux.intel.com>
To: qemu-devel@nongnu.org
Cc: pbonzini@redhat.com, richard.henderson@linaro.org,
yang.zhong@intel.com, jing2.liu@intel.com, vkuznets@redhat.com
Subject: [PATCH 3/6] target/i386: Add support for AVX-IFMA in CPUID enumeration
Date: Thu, 8 Dec 2022 15:19:14 +0800 [thread overview]
Message-ID: <20221208071917.1923093-4-jiaxi.chen@linux.intel.com> (raw)
In-Reply-To: <20221208071917.1923093-1-jiaxi.chen@linux.intel.com>
AVX-IFMA is a new instruction in the latest Intel platform Sierra
Forest. This instruction packed multiplies unsigned 52-bit integers and
adds the low/high 52-bit products to Qword Accumulators.
The bit definition:
CPUID.(EAX=7,ECX=1):EAX[bit 23]
Add CPUID definition for AVX-IFMA.
Signed-off-by: Jiaxi Chen <jiaxi.chen@linux.intel.com>
---
target/i386/cpu.c | 2 +-
target/i386/cpu.h | 2 ++
2 files changed, 3 insertions(+), 1 deletion(-)
diff --git a/target/i386/cpu.c b/target/i386/cpu.c
index cd787b3d97..5ba0fc61d2 100644
--- a/target/i386/cpu.c
+++ b/target/i386/cpu.c
@@ -875,7 +875,7 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
NULL, NULL, NULL, NULL,
NULL, NULL, NULL, NULL,
NULL, NULL, NULL, NULL,
- NULL, "amx-fp16", NULL, NULL,
+ NULL, "amx-fp16", NULL, "avx-ifma",
NULL, NULL, NULL, NULL,
NULL, NULL, NULL, NULL,
},
diff --git a/target/i386/cpu.h b/target/i386/cpu.h
index d2e3079dfb..1223f0018b 100644
--- a/target/i386/cpu.h
+++ b/target/i386/cpu.h
@@ -904,6 +904,8 @@ uint64_t x86_cpu_get_supported_feature_word(FeatureWord w,
#define CPUID_7_1_EAX_CMPCCXADD (1U << 7)
/* Support Tile Computational Operations on FP16 Numbers */
#define CPUID_7_1_EAX_AMX_FP16 (1U << 21)
+/* Support for VPMADD52[H,L]UQ */
+#define CPUID_7_1_EAX_AVX_IFMA (1U << 23)
/* XFD Extend Feature Disabled */
#define CPUID_D_1_EAX_XFD (1U << 4)
--
2.27.0
next prev parent reply other threads:[~2022-12-08 7:20 UTC|newest]
Thread overview: 8+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-12-08 7:19 [PATCH 0/6] target/i386: Support new Intel platform Instructions in CPUID enumeration Jiaxi Chen
2022-12-08 7:19 ` [PATCH 1/6] target/i386: Add support for CMPCCXADD " Jiaxi Chen
2022-12-08 7:19 ` [PATCH 2/6] target/i386: Add support for AMX-FP16 " Jiaxi Chen
2022-12-08 7:19 ` Jiaxi Chen [this message]
2022-12-08 7:19 ` [PATCH 4/6] target/i386: Add support for AVX-VNNI-INT8 " Jiaxi Chen
2022-12-08 7:19 ` [PATCH 5/6] target/i386: Add support for AVX-NE-CONVERT " Jiaxi Chen
2022-12-08 7:19 ` [PATCH 6/6] target/i386: Add support for PREFETCHIT0/1 " Jiaxi Chen
2023-01-03 2:11 ` [PATCH 0/6] target/i386: Support new Intel platform Instructions " Jiaxi Chen
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20221208071917.1923093-4-jiaxi.chen@linux.intel.com \
--to=jiaxi.chen@linux.intel.com \
--cc=jing2.liu@intel.com \
--cc=pbonzini@redhat.com \
--cc=qemu-devel@nongnu.org \
--cc=richard.henderson@linaro.org \
--cc=vkuznets@redhat.com \
--cc=yang.zhong@intel.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).