From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id F015AC83F2C for ; Tue, 5 Sep 2023 16:22:07 +0000 (UTC) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1qdYno-0002yD-D5; Tue, 05 Sep 2023 12:21:21 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1qdYnj-0002v1-17 for qemu-devel@nongnu.org; Tue, 05 Sep 2023 12:21:15 -0400 Received: from frasgout.his.huawei.com ([185.176.79.56]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1qdYnf-0005om-HY for qemu-devel@nongnu.org; Tue, 05 Sep 2023 12:21:14 -0400 Received: from lhrpeml500005.china.huawei.com (unknown [172.18.147.226]) by frasgout.his.huawei.com (SkyGuard) with ESMTP id 4Rg9jN3fjrz6K5lX; Wed, 6 Sep 2023 00:20:56 +0800 (CST) Received: from localhost (10.122.247.231) by lhrpeml500005.china.huawei.com (7.191.163.240) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.31; Tue, 5 Sep 2023 17:21:03 +0100 Date: Tue, 5 Sep 2023 17:21:02 +0100 To: "Michael S. Tsirkin" CC: Philippe =?ISO-8859-1?Q?Mathieu-Daud=E9?= , , Fan Ni , , Subject: Re: [PATCH] hw/pci-bridge/cxl-upstream: Add serial number extended capability support Message-ID: <20230905172102.00006736@huawei.com> In-Reply-To: <20230905045849-mutt-send-email-mst@kernel.org> References: <20230904175752.17927-1-Jonathan.Cameron@huawei.com> <20230905045849-mutt-send-email-mst@kernel.org> Organization: Huawei Technologies R&D (UK) Ltd. X-Mailer: Claws Mail 4.0.0 (GTK+ 3.24.29; x86_64-w64-mingw32) MIME-Version: 1.0 Content-Type: text/plain; charset="ISO-8859-1" Content-Transfer-Encoding: quoted-printable X-Originating-IP: [10.122.247.231] X-ClientProxiedBy: lhrpeml500004.china.huawei.com (7.191.163.9) To lhrpeml500005.china.huawei.com (7.191.163.240) X-CFilter-Loop: Reflected Received-SPF: pass client-ip=185.176.79.56; envelope-from=jonathan.cameron@huawei.com; helo=frasgout.his.huawei.com X-Spam_score_int: -41 X-Spam_score: -4.2 X-Spam_bar: ---- X-Spam_report: (-4.2 / 5.0 requ) BAYES_00=-1.9, RCVD_IN_DNSWL_MED=-2.3, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Reply-to: Jonathan Cameron From: Jonathan Cameron via Errors-To: qemu-devel-bounces+qemu-devel=archiver.kernel.org@nongnu.org Sender: qemu-devel-bounces+qemu-devel=archiver.kernel.org@nongnu.org On Tue, 5 Sep 2023 05:02:47 -0400 "Michael S. Tsirkin" wrote: > On Tue, Sep 05, 2023 at 10:48:54AM +0200, Philippe Mathieu-Daud=E9 wrote: > > Hi Jonathan, > >=20 > > On 4/9/23 19:57, Jonathan Cameron wrote: =20 > > > Will be needed so there is a defined serial number for > > > information queries via the Switch CCI. > > >=20 > > > Signed-off-by: Jonathan Cameron > > > --- > > > No ordering dependencies wrt to other CXL patch sets. > > >=20 > > > Whilst we 'need' it for the Switch CCI set it is valid without > > > it and aligns with existing EP serial number support. Seems sensible > > > to upstream this first and reduce my out of tree backlog a little! > > >=20 > > > hw/pci-bridge/cxl_upstream.c | 15 +++++++++++++-- > > > 1 file changed, 13 insertions(+), 2 deletions(-) > > >=20 > > > diff --git a/hw/pci-bridge/cxl_upstream.c b/hw/pci-bridge/cxl_upstrea= m.c > > > index 2b9cf0cc97..15c4d84a56 100644 > > > --- a/hw/pci-bridge/cxl_upstream.c > > > +++ b/hw/pci-bridge/cxl_upstream.c > > > @@ -14,6 +14,11 @@ > > > #include "hw/pci/msi.h" > > > #include "hw/pci/pcie.h" > > > #include "hw/pci/pcie_port.h" > > > +/* > > > + * Null value of all Fs suggested by IEEE RA guidelines for use of > > > + * EU, OUI and CID > > > + */ > > > +#define UI64_NULL (~0ULL) =20 > >=20 > > Already defined in hw/mem/cxl_type3.c, can we move it to some common > > CXL header? Or include/qemu/units.h? =20 >=20 > not the last one I think - this is a cxl specific hack to detect that > user has changed the property. The chosen default is also the one that the relevant specifications says means 'NULL' for a EUI64 code so is at least a valid hack... https://standards.ieee.org/wp-content/uploads/import/documents/tutorials/eu= i.pdf "Unassigned and NULL EUI values" specifically recommend NULL values in that section. However, it's obscure enough that we probably don't want it in a generic header. >=20 >=20 > I think we really should have a variant of DEFINE_PROP_XXX that sets a > flag allowing us to detect whether a property has been set manually. > This would be a generalization of DEFINE_PROP_ON_OFF_AUTO. Agreed that would be generally useful but here there is a reasonable default value so I don't think we need this. >=20 >=20 > > > #define CXL_UPSTREAM_PORT_MSI_NR_VECTOR 2 > > > @@ -30,6 +35,7 @@ typedef struct CXLUpstreamPort { > > > /*< public >*/ > > > CXLComponentState cxl_cstate; > > > DOECap doe_cdat; > > > + uint64_t sn; > > > } CXLUpstreamPort; > > > CXLComponentState *cxl_usp_to_cstate(CXLUpstreamPort *usp) > > > @@ -326,8 +332,12 @@ static void cxl_usp_realize(PCIDevice *d, Error = **errp) > > > if (rc) { > > > goto err_cap; > > > } > > > - > > > - cxl_cstate->dvsec_offset =3D CXL_UPSTREAM_PORT_DVSEC_OFFSET; > > > + if (usp->sn !=3D UI64_NULL) { > > > + pcie_dev_ser_num_init(d, CXL_UPSTREAM_PORT_DVSEC_OFFSET, usp= ->sn); > > > + cxl_cstate->dvsec_offset =3D CXL_UPSTREAM_PORT_DVSEC_OFFSET = + 0x0c; =20 > >=20 > > Could it be clearer to have: > >=20 > > diff --git a/hw/pci-bridge/cxl_upstream.c b/hw/pci-bridge/cxl_upstream.c > > @@ -23,2 +23,2 @@ > > -#define CXL_UPSTREAM_PORT_DVSEC_OFFSET \ > > - (CXL_UPSTREAM_PORT_AER_OFFSET + PCI_ERR_SIZEOF) > > +#define CXL_UPSTREAM_PORT_DVSEC_OFFSET(offset) \ > > + (CXL_UPSTREAM_PORT_AER_OFFSET + PCI_ERR_SIZEOF + offset) > >=20 > > ? > > =20 > > > + } else { > > > + cxl_cstate->dvsec_offset =3D CXL_UPSTREAM_PORT_DVSEC_OFFSET; > > > + } > > > cxl_cstate->pdev =3D d; > > > build_dvsecs(cxl_cstate); > > > cxl_component_register_block_init(OBJECT(d), cxl_cstate, TYPE_C= XL_USP); > > > @@ -366,6 +376,7 @@ static void cxl_usp_exitfn(PCIDevice *d) > > > } > > > static Property cxl_upstream_props[] =3D { > > > + DEFINE_PROP_UINT64("sn", CXLUpstreamPort, sn, UI64_NULL), > > > DEFINE_PROP_STRING("cdat", CXLUpstreamPort, cxl_cstate.cdat.fil= ename), > > > DEFINE_PROP_END_OF_LIST() > > > }; =20 >=20