qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
* [PATCH 00/29] tcg: Introduce TCG_COND_TST{EQ,NE}
@ 2023-10-25  7:26 Richard Henderson
  2023-10-25  7:26 ` [PATCH 01/29] " Richard Henderson
                   ` (28 more replies)
  0 siblings, 29 replies; 33+ messages in thread
From: Richard Henderson @ 2023-10-25  7:26 UTC (permalink / raw)
  To: qemu-devel; +Cc: philmd

Inspired by some other patch review this week, expose a pair
of comparison operators that map to the "test" comparison
that is available on many architectures.

Convert target/alpha to use this as an exemplar.


r~


Richard Henderson (29):
  tcg: Introduce TCG_COND_TST{EQ,NE}
  tcg/optimize: Split out arg_is_const_val
  tcg/optimize: Split out do_constant_folding_cond1
  tcg/optimize: Do swap_commutative2 in do_constant_folding_cond2
  tcg/optimize: Split out arg_new_constant
  tcg/optimize: Handle TCG_COND_TST{EQ,NE}
  tcg/aarch64: Support TCG_COND_TST{EQ,NE}
  tcg/aarch64: Generate TBZ, TBNZ
  tcg/arm: Support TCG_COND_TST{EQ,NE}
  tcg/i386: Pass x86 condition codes to tcg_out_cmov
  tcg/i386: Move tcg_cond_to_jcc[] into tcg_out_cmp
  tcg/i386: Add rexw argument to tcg_out_testi
  tcg/i386: Support TCG_COND_TST{EQ,NE}
  tcg/loongarch64: Support TCG_COND_TST{EQ,NE}
  tcg/mips: Support TCG_COND_TST{EQ,NE}
  tcg/riscv: Support TCG_COND_TST{EQ,NE}
  tcg/sparc64: Implement tcg_out_extrl_i64_i32
  tcg/sparc64: Hoist read of tcg_cond_to_rcond
  tcg/sparc64: Pass TCGCond to tcg_out_cmp
  tcg/sparc64: Support TCG_COND_TST{EQ,NE}
  tcg/ppc: Sink tcg_to_bc usage into tcg_out_bc
  tcg/ppc: Use cr0 in tcg_to_bc and tcg_to_isel
  tcg/ppc: Create tcg_out_and_rc
  tcg/ppc: Support TCG_COND_TST{EQ,NE}
  tcg/s390x: Support TCG_COND_TST{EQ,NE}
  tcg/tci: Support TCG_COND_TST{EQ,NE}
  target/alpha: Use TCG_COND_TST{EQ,NE} for BLB{C,S}
  target/alpha: Use TCG_COND_TST{EQ,NE} for CMOVLB{C,S}
  target/alpha: Use TCG_COND_TSTNE for gen_fold_mzero

 include/tcg/tcg-cond.h           |  49 +++-
 tcg/aarch64/tcg-target-con-set.h |   4 +-
 target/alpha/translate.c         |  94 +++----
 tcg/optimize.c                   | 444 ++++++++++++++++++++++---------
 tcg/tcg.c                        |   4 +-
 tcg/tci.c                        |  14 +
 docs/devel/tcg-ops.rst           |   2 +
 tcg/aarch64/tcg-target.c.inc     | 156 ++++++++---
 tcg/arm/tcg-target.c.inc         |  59 ++--
 tcg/i386/tcg-target.c.inc        | 111 ++++----
 tcg/loongarch64/tcg-target.c.inc |  56 ++--
 tcg/mips/tcg-target.c.inc        |  41 +++
 tcg/ppc/tcg-target.c.inc         | 213 ++++++++-------
 tcg/riscv/tcg-target.c.inc       |  20 +-
 tcg/s390x/tcg-target.c.inc       | 127 ++++++---
 tcg/sparc64/tcg-target.c.inc     |  67 +++--
 16 files changed, 998 insertions(+), 463 deletions(-)

-- 
2.34.1



^ permalink raw reply	[flat|nested] 33+ messages in thread
* [PULL 00/94] target/sparc: Convert to decodetree
@ 2023-10-26  0:13 Richard Henderson
  2023-10-26  0:14 ` [PATCH 23/29] tcg/ppc: Create tcg_out_and_rc Richard Henderson
  0 siblings, 1 reply; 33+ messages in thread
From: Richard Henderson @ 2023-10-26  0:13 UTC (permalink / raw)
  To: qemu-devel

The following changes since commit a95260486aa7e78d7c7194eba65cf03311ad94ad:

  Merge tag 'pull-tcg-20231023' of https://gitlab.com/rth7680/qemu into staging (2023-10-23 14:45:46 -0700)

are available in the Git repository at:

  https://gitlab.com/rth7680/qemu.git tags/pull-sp-20231025

for you to fetch changes up to ba9c09b40b8e19ec50955216b61875d64042fa99:

  target/sparc: Remove disas_sparc_legacy (2023-10-25 01:01:13 -0700)

----------------------------------------------------------------
Convert target/sparc to decodetree.

----------------------------------------------------------------
Richard Henderson (94):
      target/sparc: Clear may_lookup for npc == DYNAMIC_PC
      target/sparc: Implement check_align inline
      target/sparc: Avoid helper_raise_exception in helper_st_asi
      target/sparc: Set TCG_GUEST_DEFAULT_MO
      configs: Enable MTTCG for sparc, sparc64
      target/sparc: Define features via cpu-feature.h.inc
      target/sparc: Use CPU_FEATURE_BIT_* for cpu properties
      target/sparc: Remove sparcv7 cpu features
      target/sparc: Partition cpu features
      target/sparc: Add decodetree infrastructure
      target/sparc: Define AM_CHECK for sparc32
      target/sparc: Move CALL to decodetree
      target/sparc: Move BPcc and Bicc to decodetree
      target/sparc: Move BPr to decodetree
      target/sparc: Move FBPfcc and FBfcc to decodetree
      target/sparc: Merge gen_cond with only caller
      target/sparc: Merge gen_fcond with only caller
      target/sparc: Merge gen_branch_[an] with only caller
      target/sparc: Pass DisasCompare to advance_jump_cond
      target/sparc: Move SETHI to decodetree
      target/sparc: Move Tcc to decodetree
      target/sparc: Move RDASR, STBAR, MEMBAR to decodetree
      target/sparc: Move RDPSR, RDHPR to decodetree
      target/sparc: Move RDWIM, RDPR to decodetree
      target/sparc: Move RDTBR, FLUSHW to decodetree
      target/sparc: Move WRASR to decodetree
      target/sparc: Move WRPSR, SAVED, RESTORED to decodetree
      target/sparc: Move WRWIM, WRPR to decodetree
      target/sparc: Move WRTBR, WRHPR to decodetree
      target/sparc: Remove cpu_wim
      target/sparc: Remove cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr
      target/sparc: Remove cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver
      target/sparc: Move basic arithmetic to decodetree
      target/sparc: Move ADDC to decodetree
      target/sparc: Move MULX to decodetree
      target/sparc: Move UMUL, SMUL to decodetree
      target/sparc: Move SUBC to decodetree
      target/sparc: Move UDIVX, SDIVX to decodetree
      target/sparc: Move UDIV, SDIV to decodetree
      target/sparc: Move TADD, TSUB, MULS to decodetree
      target/sparc: Move SLL, SRL, SRA to decodetree
      target/sparc: Move MOVcc, MOVR to decodetree
      target/sparc: Move POPC to decodetree
      target/sparc: Convert remaining v8 coproc insns to decodetree
      target/sparc: Move JMPL, RETT, RETURN to decodetree
      target/sparc: Move FLUSH, SAVE, RESTORE to decodetree
      target/sparc: Move DONE, RETRY to decodetree
      target/sparc: Split out resolve_asi
      target/sparc: Drop ifdef around get_asi and friends
      target/sparc: Split out ldst functions with asi pre-computed
      target/sparc: Use tcg_gen_qemu_{ld,st}_i128 for GET_ASI_DTWINX
      target/sparc: Move simple integer load/store to decodetree
      target/sparc: Move asi integer load/store to decodetree
      target/sparc: Move LDSTUB, LDSTUBA to decodetree
      target/sparc: Move SWAP, SWAPA to decodetree
      target/sparc: Move CASA, CASXA to decodetree
      target/sparc: Move PREFETCH, PREFETCHA to decodetree
      target/sparc: Split out fp ldst functions with asi precomputed
      target/sparc: Move simple fp load/store to decodetree
      target/sparc: Move asi fp load/store to decodetree
      target/sparc: Move LDFSR, STFSR to decodetree
      target/sparc: Merge LDFSR, LDXFSR implementations
      target/sparc: Move EDGE* to decodetree
      target/sparc: Move ARRAY* to decodetree
      target/sparc: Move ADDRALIGN* to decodetree
      target/sparc: Move BMASK to decodetree
      target/sparc: Move FMOVS, FNEGS, FABSS, FSRC*S, FNOT*S to decodetree
      target/sparc: Move FMOVD, FNEGD, FABSD, FSRC*D, FNOT*D to decodetree
      target/sparc: Use tcg_gen_vec_{add,sub}*
      target/sparc: Move gen_ne_fop_FFF insns to decodetree
      target/sparc: Move gen_ne_fop_DDD insns to decodetree
      target/sparc: Move PDIST to decodetree
      target/sparc: Move gen_gsr_fop_DDD insns to decodetree
      target/sparc: Move gen_fop_FF insns to decodetree
      target/sparc: Move gen_fop_DD insns to decodetree
      target/sparc: Move FSQRTq to decodetree
      target/sparc: Move gen_fop_FFF insns to decodetree
      target/sparc: Move gen_fop_DDD insns to decodetree
      target/sparc: Move gen_fop_QQQ insns to decodetree
      target/sparc: Move FSMULD to decodetree
      target/sparc: Move FDMULQ to decodetree
      target/sparc: Move gen_fop_FD insns to decodetree
      target/sparc: Move FiTOd, FsTOd, FsTOx to decodetree
      target/sparc: Move FqTOs, FqTOi to decodetree
      target/sparc: Move FqTOd, FqTOx to decodetree
      target/sparc: Move FiTOq, FsTOq to decodetree
      target/sparc: Move FdTOq, FxTOq to decodetree
      target/sparc: Move FMOVq, FNEGq, FABSq to decodetree
      target/sparc: Move FMOVR, FMOVcc, FMOVfcc to decodetree
      target/sparc: Convert FCMP, FCMPE to decodetree
      target/sparc: Move FPCMP* to decodetree
      target/sparc: Move FPACK16, FPACKFIX to decodetree
      target/sparc: Convert FZERO, FONE to decodetree
      target/sparc: Remove disas_sparc_legacy

 configs/targets/sparc-softmmu.mak   |    1 +
 configs/targets/sparc64-softmmu.mak |    1 +
 linux-user/sparc/target_syscall.h   |    6 +-
 target/sparc/cpu.h                  |   76 +-
 target/sparc/helper.h               |   16 +-
 target/sparc/cpu-feature.h.inc      |   14 +
 target/sparc/insns.decode           |  547 +++
 target/sparc/cpu.c                  |   72 +-
 target/sparc/fop_helper.c           |   17 +-
 target/sparc/helper.c               |    8 -
 target/sparc/ldst_helper.c          |   17 +-
 target/sparc/translate.c            | 6971 +++++++++++++++++------------------
 target/sparc/vis_helper.c           |   59 -
 target/sparc/meson.build            |    3 +
 14 files changed, 4028 insertions(+), 3780 deletions(-)
 create mode 100644 target/sparc/cpu-feature.h.inc
 create mode 100644 target/sparc/insns.decode


^ permalink raw reply	[flat|nested] 33+ messages in thread

end of thread, other threads:[~2023-10-26  0:41 UTC | newest]

Thread overview: 33+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2023-10-25  7:26 [PATCH 00/29] tcg: Introduce TCG_COND_TST{EQ,NE} Richard Henderson
2023-10-25  7:26 ` [PATCH 01/29] " Richard Henderson
2023-10-25  7:26 ` [PATCH 02/29] tcg/optimize: Split out arg_is_const_val Richard Henderson
2023-10-25 16:20   ` Philippe Mathieu-Daudé
2023-10-25  7:26 ` [PATCH 03/29] tcg/optimize: Split out do_constant_folding_cond1 Richard Henderson
2023-10-25  7:26 ` [PATCH 04/29] tcg/optimize: Do swap_commutative2 in do_constant_folding_cond2 Richard Henderson
2023-10-25  7:26 ` [PATCH 05/29] tcg/optimize: Split out arg_new_constant Richard Henderson
2023-10-25 16:22   ` Philippe Mathieu-Daudé
2023-10-25  7:26 ` [PATCH 06/29] tcg/optimize: Handle TCG_COND_TST{EQ,NE} Richard Henderson
2023-10-25  7:26 ` [PATCH 07/29] tcg/aarch64: Support TCG_COND_TST{EQ,NE} Richard Henderson
2023-10-25  7:26 ` [PATCH 08/29] tcg/aarch64: Generate TBZ, TBNZ Richard Henderson
2023-10-25  7:26 ` [PATCH 09/29] tcg/arm: Support TCG_COND_TST{EQ,NE} Richard Henderson
2023-10-25  7:26 ` [PATCH 10/29] tcg/i386: Pass x86 condition codes to tcg_out_cmov Richard Henderson
2023-10-25  7:26 ` [PATCH 11/29] tcg/i386: Move tcg_cond_to_jcc[] into tcg_out_cmp Richard Henderson
2023-10-25  7:26 ` [PATCH 12/29] tcg/i386: Add rexw argument to tcg_out_testi Richard Henderson
2023-10-25  7:26 ` [PATCH 13/29] tcg/i386: Support TCG_COND_TST{EQ,NE} Richard Henderson
2023-10-25  7:26 ` [PATCH 14/29] tcg/loongarch64: " Richard Henderson
2023-10-25  7:26 ` [PATCH 15/29] tcg/mips: " Richard Henderson
2023-10-25  7:26 ` [PATCH 16/29] tcg/riscv: " Richard Henderson
2023-10-25  7:26 ` [PATCH 17/29] tcg/sparc64: Implement tcg_out_extrl_i64_i32 Richard Henderson
2023-10-25  7:26 ` [PATCH 18/29] tcg/sparc64: Hoist read of tcg_cond_to_rcond Richard Henderson
2023-10-25  7:26 ` [PATCH 19/29] tcg/sparc64: Pass TCGCond to tcg_out_cmp Richard Henderson
2023-10-25  7:26 ` [PATCH 20/29] tcg/sparc64: Support TCG_COND_TST{EQ,NE} Richard Henderson
2023-10-25  7:26 ` [PATCH 21/29] tcg/ppc: Sink tcg_to_bc usage into tcg_out_bc Richard Henderson
2023-10-25  7:27 ` [PATCH 22/29] tcg/ppc: Use cr0 in tcg_to_bc and tcg_to_isel Richard Henderson
2023-10-25  7:27 ` [PATCH 23/29] tcg/ppc: Create tcg_out_and_rc Richard Henderson
2023-10-25  7:27 ` [PATCH 24/29] tcg/ppc: Support TCG_COND_TST{EQ,NE} Richard Henderson
2023-10-25  7:27 ` [PATCH 25/29] tcg/s390x: " Richard Henderson
2023-10-25  7:27 ` [PATCH 26/29] tcg/tci: " Richard Henderson
2023-10-25  7:27 ` [PATCH 27/29] target/alpha: Use TCG_COND_TST{EQ,NE} for BLB{C,S} Richard Henderson
2023-10-25  7:27 ` [PATCH 28/29] target/alpha: Use TCG_COND_TST{EQ,NE} for CMOVLB{C,S} Richard Henderson
2023-10-25  7:27 ` [PATCH 29/29] target/alpha: Use TCG_COND_TSTNE for gen_fold_mzero Richard Henderson
  -- strict thread matches above, loose matches on Subject: below --
2023-10-26  0:13 [PULL 00/94] target/sparc: Convert to decodetree Richard Henderson
2023-10-26  0:14 ` [PATCH 23/29] tcg/ppc: Create tcg_out_and_rc Richard Henderson

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).