qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
* [PATCH v7 00/17] bsd-user: Comprehensive RISCV Support
@ 2024-09-16 15:51 Ajeet Singh
  2024-09-16 15:51 ` [PATCH v7 01/17] bsd-user: Implement RISC-V CPU initialization and main loop Ajeet Singh
                   ` (18 more replies)
  0 siblings, 19 replies; 20+ messages in thread
From: Ajeet Singh @ 2024-09-16 15:51 UTC (permalink / raw)
  To: qemu-devel
  Cc: Alistair Francis, Mark Corbin, qemu-riscv, Warner Losh,
	Daniel Henrique Barboza, Ajeet Singh

Key Changes Compared to Version 6:
Included "signal-common.h" in target_arch_cpu.h

Mark Corbin (15):
  bsd-user: Implement RISC-V CPU initialization and main loop
  bsd-user: Add RISC-V CPU execution loop and syscall handling
  bsd-user: Implement RISC-V CPU register cloning and reset functions
  bsd-user: Implement RISC-V TLS register setup
  bsd-user: Add RISC-V ELF definitions and hardware capability detection
  bsd-user: Define RISC-V register structures and register copying
  bsd-user: Add RISC-V signal trampoline setup function
  bsd-user: Implement RISC-V sysarch system call emulation
  bsd-user: Add RISC-V thread setup and initialization support
  bsd-user: Define RISC-V VM parameters and helper functions
  bsd-user: Define RISC-V system call structures and constants
  bsd-user: Define RISC-V signal handling structures and constants
  bsd-user: Implement RISC-V signal trampoline setup functions
  bsd-user: Implement 'get_mcontext' for RISC-V
  bsd-user: Implement set_mcontext and get_ucontext_sigreturn for RISCV

Warner Losh (2):
  bsd-user: Add generic RISC-V64 target definitions
  bsd-user: Add RISC-V 64-bit Target Configuration and Debug XML Files

 bsd-user/riscv/signal.c               | 170 ++++++++++++++++++++++++++
 bsd-user/riscv/target.h               |  20 +++
 bsd-user/riscv/target_arch.h          |  27 ++++
 bsd-user/riscv/target_arch_cpu.c      |  29 +++++
 bsd-user/riscv/target_arch_cpu.h      | 148 ++++++++++++++++++++++
 bsd-user/riscv/target_arch_elf.h      |  42 +++++++
 bsd-user/riscv/target_arch_reg.h      |  88 +++++++++++++
 bsd-user/riscv/target_arch_signal.h   |  75 ++++++++++++
 bsd-user/riscv/target_arch_sigtramp.h |  41 +++++++
 bsd-user/riscv/target_arch_sysarch.h  |  41 +++++++
 bsd-user/riscv/target_arch_thread.h   |  47 +++++++
 bsd-user/riscv/target_arch_vmparam.h  |  53 ++++++++
 bsd-user/riscv/target_syscall.h       |  38 ++++++
 configs/targets/riscv64-bsd-user.mak  |   4 +
 14 files changed, 823 insertions(+)
 create mode 100644 bsd-user/riscv/signal.c
 create mode 100644 bsd-user/riscv/target.h
 create mode 100644 bsd-user/riscv/target_arch.h
 create mode 100644 bsd-user/riscv/target_arch_cpu.c
 create mode 100644 bsd-user/riscv/target_arch_cpu.h
 create mode 100644 bsd-user/riscv/target_arch_elf.h
 create mode 100644 bsd-user/riscv/target_arch_reg.h
 create mode 100644 bsd-user/riscv/target_arch_signal.h
 create mode 100644 bsd-user/riscv/target_arch_sigtramp.h
 create mode 100644 bsd-user/riscv/target_arch_sysarch.h
 create mode 100644 bsd-user/riscv/target_arch_thread.h
 create mode 100644 bsd-user/riscv/target_arch_vmparam.h
 create mode 100644 bsd-user/riscv/target_syscall.h
 create mode 100644 configs/targets/riscv64-bsd-user.mak

-- 
2.34.1



^ permalink raw reply	[flat|nested] 20+ messages in thread

end of thread, other threads:[~2024-09-24  1:44 UTC | newest]

Thread overview: 20+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2024-09-16 15:51 [PATCH v7 00/17] bsd-user: Comprehensive RISCV Support Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 01/17] bsd-user: Implement RISC-V CPU initialization and main loop Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 02/17] bsd-user: Add RISC-V CPU execution loop and syscall handling Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 03/17] bsd-user: Implement RISC-V CPU register cloning and reset functions Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 04/17] bsd-user: Implement RISC-V TLS register setup Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 05/17] bsd-user: Add RISC-V ELF definitions and hardware capability detection Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 06/17] bsd-user: Define RISC-V register structures and register copying Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 07/17] bsd-user: Add RISC-V signal trampoline setup function Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 08/17] bsd-user: Implement RISC-V sysarch system call emulation Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 09/17] bsd-user: Add RISC-V thread setup and initialization support Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 10/17] bsd-user: Define RISC-V VM parameters and helper functions Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 11/17] bsd-user: Define RISC-V system call structures and constants Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 12/17] bsd-user: Add generic RISC-V64 target definitions Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 13/17] bsd-user: Define RISC-V signal handling structures and constants Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 14/17] bsd-user: Implement RISC-V signal trampoline setup functions Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 15/17] bsd-user: Implement 'get_mcontext' for RISC-V Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 16/17] bsd-user: Implement set_mcontext and get_ucontext_sigreturn for RISCV Ajeet Singh
2024-09-16 15:51 ` [PATCH v7 17/17] bsd-user: Add RISC-V 64-bit Target Configuration and Debug XML Files Ajeet Singh
2024-09-16 17:58 ` [PATCH v7 00/17] bsd-user: Comprehensive RISCV Support Daniel Henrique Barboza
2024-09-24  1:42 ` Alistair Francis

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).