From: Richard Henderson <richard.henderson@linaro.org>
To: qemu-devel@nongnu.org
Cc: qemu-arm@nongnu.org, Pierrick Bouvier <pierrick.bouvier@linaro.org>
Subject: [PATCH v6 51/73] target/arm: Implement GCSPOPX
Date: Fri, 3 Oct 2025 10:07:38 -0700 [thread overview]
Message-ID: <20251003170800.997167-52-richard.henderson@linaro.org> (raw)
In-Reply-To: <20251003170800.997167-1-richard.henderson@linaro.org>
Reviewed-by: Pierrick Bouvier <pierrick.bouvier@linaro.org>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
---
target/arm/cpregs.h | 1 +
target/arm/cpregs-gcs.c | 3 +++
target/arm/tcg/translate-a64.c | 35 ++++++++++++++++++++++++++++++++++
3 files changed, 39 insertions(+)
diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h
index 909916b7fd..ccf45fd136 100644
--- a/target/arm/cpregs.h
+++ b/target/arm/cpregs.h
@@ -51,6 +51,7 @@ enum {
ARM_CP_GCSPUSHM = 0x0008,
ARM_CP_GCSPOPM = 0x0009,
ARM_CP_GCSPUSHX = 0x000a,
+ ARM_CP_GCSPOPX = 0x000b,
/* Flag: reads produce resetvalue; writes ignored. */
ARM_CP_CONST = 1 << 4,
diff --git a/target/arm/cpregs-gcs.c b/target/arm/cpregs-gcs.c
index e6c7025d02..5b5b895a09 100644
--- a/target/arm/cpregs-gcs.c
+++ b/target/arm/cpregs-gcs.c
@@ -120,6 +120,9 @@ static const ARMCPRegInfo gcs_reginfo[] = {
.opc0 = 1, .opc1 = 0, .crn = 7, .crm = 7, .opc2 = 4,
.access = PL1_W, .accessfn = access_gcspushx, .fgt = FGT_NGCSEPP,
.type = ARM_CP_GCSPUSHX },
+ { .name = "GCSPOPX", .state = ARM_CP_STATE_AA64,
+ .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 7, .opc2 = 6,
+ .access = PL1_W, .type = ARM_CP_GCSPOPX },
};
void define_gcs_cpregs(ARMCPU *cpu)
diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c
index c918e3acfc..08f9b214e2 100644
--- a/target/arm/tcg/translate-a64.c
+++ b/target/arm/tcg/translate-a64.c
@@ -2568,6 +2568,33 @@ static void gen_gcspushx(DisasContext *s)
clear_pstate_bits(PSTATE_EXLOCK);
}
+static void gen_gcspopx(DisasContext *s)
+{
+ TCGv_i64 gcspr = cpu_gcspr[s->current_el];
+ int mmuidx = core_gcs_mem_index(s->mmu_idx);
+ MemOp mop = finalize_memop(s, MO_64 | MO_ALIGN);
+ TCGv_i64 addr = tcg_temp_new_i64();
+ TCGv_i64 tmp = tcg_temp_new_i64();
+ TCGLabel *fail_label =
+ delay_exception(s, EXCP_UDEF, syn_gcs_data_check(GCS_IT_GCSPOPX, 31));
+
+ /* The value at top-of-stack must be an exception token. */
+ tcg_gen_qemu_ld_i64(tmp, gcspr, mmuidx, mop);
+ tcg_gen_brcondi_i64(TCG_COND_NE, tmp, 0b1001, fail_label);
+
+ /*
+ * The other three values in the exception return record
+ * are ignored, but are loaded anyway to raise faults.
+ */
+ tcg_gen_addi_i64(addr, gcspr, 8);
+ tcg_gen_qemu_ld_i64(tmp, addr, mmuidx, mop);
+ tcg_gen_addi_i64(addr, addr, 8);
+ tcg_gen_qemu_ld_i64(tmp, addr, mmuidx, mop);
+ tcg_gen_addi_i64(addr, addr, 8);
+ tcg_gen_qemu_ld_i64(tmp, addr, mmuidx, mop);
+ tcg_gen_addi_i64(gcspr, addr, 8);
+}
+
/*
* Look up @key, returning the cpreg, which must exist.
* Additionally, the new cpreg must also be accessible.
@@ -2893,6 +2920,14 @@ static void handle_sys(DisasContext *s, bool isread,
gen_gcspushx(s);
}
return;
+ case ARM_CP_GCSPOPX:
+ /* Choose the CONSTRAINED UNPREDICTABLE for UNDEF. */
+ if (rt != 31) {
+ unallocated_encoding(s);
+ } else if (s->gcs_en) {
+ gen_gcspopx(s);
+ }
+ return;
default:
g_assert_not_reached();
}
--
2.43.0
next prev parent reply other threads:[~2025-10-03 17:34 UTC|newest]
Thread overview: 83+ messages / expand[flat|nested] mbox.gz Atom feed top
2025-10-03 17:06 [PATCH v6 00/73] target/arm: Implement FEAT_GCS Richard Henderson
2025-10-03 17:06 ` [PATCH v6 01/73] tests/functional: update tests using TF-A/TF-RMM to support FEAT_GCS Richard Henderson
2025-10-03 17:06 ` [PATCH v6 02/73] target/arm: Add isar feature test for FEAT_S1PIE, FEAT_S2PIE Richard Henderson
2025-10-03 17:06 ` [PATCH v6 03/73] target/arm: Enable TCR2_ELx.PIE Richard Henderson
2025-10-03 17:06 ` [PATCH v6 04/73] target/arm: Implement PIR_ELx, PIRE0_ELx, S2PIR_EL2 registers Richard Henderson
2025-10-03 17:06 ` [PATCH v6 05/73] target/arm: Force HPD for stage2 translations Richard Henderson
2025-10-03 17:06 ` [PATCH v6 06/73] target/arm: Cache NV1 early in get_phys_addr_lpae Richard Henderson
2025-10-03 17:06 ` [PATCH v6 07/73] target/arm: Populate PIE in aa64_va_parameters Richard Henderson
2025-10-03 17:06 ` [PATCH v6 08/73] target/arm: Implement get_S1prot_indirect Richard Henderson
2025-10-03 17:06 ` [PATCH v6 09/73] target/arm: Implement get_S2prot_indirect Richard Henderson
2025-10-03 17:06 ` [PATCH v6 10/73] target/arm: Expand CPUARMState.exception.syndrome to 64 bits Richard Henderson
2025-10-03 17:06 ` [PATCH v6 11/73] target/arm: Expand syndrome parameter to raise_exception* Richard Henderson
2025-10-03 17:06 ` [PATCH v6 12/73] target/arm: Implement dirtybit check for PIE Richard Henderson
2025-10-03 17:07 ` [PATCH v6 13/73] target/arm: Enable FEAT_S1PIE and FEAT_S2PIE on -cpu max Richard Henderson
2025-10-03 17:07 ` [PATCH v6 14/73] include/exec/memopidx: Adjust for 32 mmu indexes Richard Henderson
2025-10-03 17:07 ` [PATCH v6 15/73] include/hw/core/cpu: Widen MMUIdxMap Richard Henderson
2025-10-03 17:07 ` [PATCH v6 16/73] target/arm: Split out mmuidx.h from cpu.h Richard Henderson
2025-10-03 17:07 ` [PATCH v6 17/73] target/arm: Convert arm_mmu_idx_to_el from switch to table Richard Henderson
2025-10-03 17:07 ` [PATCH v6 18/73] target/arm: Remove unused env argument from regime_el Richard Henderson
2025-10-03 17:07 ` [PATCH v6 19/73] target/arm: Convert regime_el from switch to table Richard Henderson
2025-10-03 17:07 ` [PATCH v6 20/73] target/arm: Convert regime_has_2_ranges " Richard Henderson
2025-10-03 17:07 ` [PATCH v6 21/73] target/arm: Remove unused env argument from regime_is_pan Richard Henderson
2025-10-03 17:07 ` [PATCH v6 22/73] target/arm: Convert regime_is_pan from switch to table Richard Henderson
2025-10-03 17:07 ` [PATCH v6 23/73] target/arm: Remove unused env argument from regime_is_user Richard Henderson
2025-10-03 17:07 ` [PATCH v6 24/73] target/arm: Convert regime_is_user from switch to table Richard Henderson
2025-10-03 17:07 ` [PATCH v6 25/73] target/arm: Convert arm_mmu_idx_is_stage1_of_2 " Richard Henderson
2025-10-03 17:07 ` [PATCH v6 26/73] target/arm: Convert regime_is_stage2 " Richard Henderson
2025-10-03 17:07 ` [PATCH v6 27/73] target/arm: Introduce mmu indexes for GCS Richard Henderson
2025-10-03 17:07 ` [PATCH v6 28/73] target/arm: Introduce regime_to_gcs Richard Henderson
2025-10-03 17:07 ` [PATCH v6 29/73] target/arm: Support page protections for GCS mmu indexes Richard Henderson
2025-10-03 17:07 ` [PATCH v6 30/73] target/arm: Implement gcs bit for data abort Richard Henderson
2025-10-03 17:07 ` [PATCH v6 31/73] target/arm: Add GCS cpregs Richard Henderson
2025-10-03 17:07 ` [PATCH v6 32/73] target/arm: Add GCS enable and trap levels to DisasContext Richard Henderson
2025-10-03 17:07 ` [PATCH v6 33/73] target/arm: Implement FEAT_CHK Richard Henderson
2025-10-03 17:07 ` [PATCH v6 34/73] target/arm: Make helper_exception_return system-only Richard Henderson
2025-10-07 9:54 ` Peter Maydell
2025-10-03 17:07 ` [PATCH v6 35/73] target/arm: Export cpsr_{read_for, write_from}_spsr_elx Richard Henderson
2025-10-07 9:56 ` Peter Maydell
2025-10-03 17:07 ` [PATCH v6 36/73] target/arm: Expand pstate to 64 bits Richard Henderson
2025-10-07 9:58 ` Peter Maydell
2025-10-03 17:07 ` [PATCH v6 37/73] target/arm: Add syndrome data for EC_GCS Richard Henderson
2025-10-03 17:07 ` [PATCH v6 38/73] target/arm: Add arm_hcr_el2_nvx_eff Richard Henderson
2025-10-07 10:13 ` Peter Maydell
2025-10-03 17:07 ` [PATCH v6 39/73] target/arm: Use arm_hcr_el2_nvx_eff in access_nv1 Richard Henderson
2025-10-07 10:13 ` Peter Maydell
2025-10-03 17:07 ` [PATCH v6 40/73] target/arm: Split out access_nv1_with_nvx Richard Henderson
2025-10-07 10:14 ` Peter Maydell
2025-10-03 17:07 ` [PATCH v6 41/73] target/arm: Implement EXLOCKException for ELR_ELx and SPSR_ELx Richard Henderson
2025-10-03 17:07 ` [PATCH v6 42/73] target/arm: Split {full,core}_a64_user_mem_index Richard Henderson
2025-10-03 17:07 ` [PATCH v6 43/73] target/arm: Introduce delay_exception{_el} Richard Henderson
2025-10-03 17:07 ` [PATCH v6 44/73] target/arm: Emit HSTR trap exception out of line Richard Henderson
2025-10-03 17:07 ` [PATCH v6 45/73] target/arm: Emit v7m LTPSIZE " Richard Henderson
2025-10-03 17:07 ` [PATCH v6 46/73] target/arm: Implement GCSSTR, GCSSTTR Richard Henderson
2025-10-03 17:07 ` [PATCH v6 47/73] target/arm: Implement GCSB Richard Henderson
2025-10-03 17:07 ` [PATCH v6 48/73] target/arm: Implement GCSPUSHM Richard Henderson
2025-10-07 10:17 ` Peter Maydell
2025-10-07 14:03 ` Richard Henderson
2025-10-03 17:07 ` [PATCH v6 49/73] target/arm: Implement GCSPOPM Richard Henderson
2025-10-03 17:07 ` [PATCH v6 50/73] target/arm: Implement GCSPUSHX Richard Henderson
2025-10-03 17:07 ` Richard Henderson [this message]
2025-10-03 17:07 ` [PATCH v6 52/73] target/arm: Implement GCSPOPCX Richard Henderson
2025-10-03 17:07 ` [PATCH v6 53/73] target/arm: Implement GCSSS1 Richard Henderson
2025-10-03 17:07 ` [PATCH v6 54/73] target/arm: Implement GCSSS2 Richard Henderson
2025-10-03 17:07 ` [PATCH v6 55/73] target/arm: Add gcs record for BL Richard Henderson
2025-10-03 17:07 ` [PATCH v6 56/73] target/arm: Add gcs record for BLR Richard Henderson
2025-10-03 17:07 ` [PATCH v6 57/73] target/arm: Add gcs record for BLR with PAuth Richard Henderson
2025-10-03 17:07 ` [PATCH v6 58/73] target/arm: Load gcs record for RET Richard Henderson
2025-10-03 17:07 ` [PATCH v6 59/73] target/arm: Load gcs record for RET with PAuth Richard Henderson
2025-10-03 17:07 ` [PATCH v6 60/73] target/arm: Copy EXLOCKEn to EXLOCK on exception to the same EL Richard Henderson
2025-10-03 17:07 ` [PATCH v6 61/73] target/arm: Implement EXLOCK check during exception return Richard Henderson
2025-10-03 17:07 ` [PATCH v6 62/73] target/arm: Enable FEAT_GCS with -cpu max Richard Henderson
2025-10-03 17:07 ` [PATCH v6 63/73] linux-user/aarch64: Implement prctls for GCS Richard Henderson
2025-10-03 17:07 ` [PATCH v6 64/73] linux-user/aarch64: Allocate new gcs stack on clone Richard Henderson
2025-10-03 17:07 ` [PATCH v6 65/73] linux-user/aarch64: Release gcs stack on thread exit Richard Henderson
2025-10-03 17:07 ` [PATCH v6 66/73] linux-user/aarch64: Implement map_shadow_stack syscall Richard Henderson
2025-10-03 17:07 ` [PATCH v6 67/73] target/arm: Enable GCSPR_EL0 for read in user-mode Richard Henderson
2025-10-03 17:07 ` [PATCH v6 68/73] linux-user/aarch64: Inject SIGSEGV for GCS faults Richard Henderson
2025-10-03 17:07 ` [PATCH v6 69/73] linux-user/aarch64: Generate GCS signal records Richard Henderson
2025-10-03 17:07 ` [PATCH v6 70/73] linux-user/aarch64: Enable GCS in HWCAP Richard Henderson
2025-10-03 17:07 ` [PATCH v6 71/73] tests/tcg/aarch64: Add gcsstr Richard Henderson
2025-10-03 17:07 ` [PATCH v6 72/73] tests/tcg/aarch64: Add gcspushm Richard Henderson
2025-10-03 17:08 ` [PATCH v6 73/73] tests/tcg/aarch64: Add gcsss Richard Henderson
2025-10-07 14:26 ` [PATCH v6 00/73] target/arm: Implement FEAT_GCS Peter Maydell
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20251003170800.997167-52-richard.henderson@linaro.org \
--to=richard.henderson@linaro.org \
--cc=pierrick.bouvier@linaro.org \
--cc=qemu-arm@nongnu.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).