qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: "Philippe Mathieu-Daudé" <philmd@linaro.org>
To: qemu-devel@nongnu.org
Subject: [PULL 65/75] target/tricore: Declare registers as TCGv_i32
Date: Thu, 16 Oct 2025 14:15:21 +0200	[thread overview]
Message-ID: <20251016121532.14042-66-philmd@linaro.org> (raw)
In-Reply-To: <20251016121532.14042-1-philmd@linaro.org>

CPUTriCoreState register are declared as uint32_t since the
target introduction in commit 48e06fe0ed8 ("target-tricore:
Add target stubs and qom-cpu").

Mechanical replacement of:

  TCGv -> TCGv_i32
  tcg_temp_new -> tcg_temp_new_i32

Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20251010052141.42460-8-philmd@linaro.org>
---
 target/tricore/translate.c | 82 +++++++++++++++++++-------------------
 1 file changed, 42 insertions(+), 40 deletions(-)

diff --git a/target/tricore/translate.c b/target/tricore/translate.c
index 116f45135bb..112a1b9a12e 100644
--- a/target/tricore/translate.c
+++ b/target/tricore/translate.c
@@ -44,19 +44,19 @@
 /*
  * TCG registers
  */
-static TCGv cpu_PC;
-static TCGv cpu_PCXI;
-static TCGv cpu_PSW;
-static TCGv cpu_ICR;
+static TCGv_i32 cpu_PC;
+static TCGv_i32 cpu_PCXI;
+static TCGv_i32 cpu_PSW;
+static TCGv_i32 cpu_ICR;
 /* GPR registers */
-static TCGv cpu_gpr_a[16];
-static TCGv cpu_gpr_d[16];
+static TCGv_i32 cpu_gpr_a[16];
+static TCGv_i32 cpu_gpr_d[16];
 /* PSW Flag cache */
-static TCGv cpu_PSW_C;
-static TCGv cpu_PSW_V;
-static TCGv cpu_PSW_SV;
-static TCGv cpu_PSW_AV;
-static TCGv cpu_PSW_SAV;
+static TCGv_i32 cpu_PSW_C;
+static TCGv_i32 cpu_PSW_V;
+static TCGv_i32 cpu_PSW_SV;
+static TCGv_i32 cpu_PSW_AV;
+static TCGv_i32 cpu_PSW_SAV;
 
 static const char *regnames_a[] = {
       "a0"  , "a1"  , "a2"  , "a3" , "a4"  , "a5" ,
@@ -8480,14 +8480,14 @@ void cpu_state_reset(CPUTriCoreState *env)
 
 static void tricore_tcg_init_csfr(void)
 {
-    cpu_PCXI = tcg_global_mem_new(tcg_env,
-                          offsetof(CPUTriCoreState, PCXI), "PCXI");
-    cpu_PSW = tcg_global_mem_new(tcg_env,
-                          offsetof(CPUTriCoreState, PSW), "PSW");
-    cpu_PC = tcg_global_mem_new(tcg_env,
-                          offsetof(CPUTriCoreState, PC), "PC");
-    cpu_ICR = tcg_global_mem_new(tcg_env,
-                          offsetof(CPUTriCoreState, ICR), "ICR");
+    cpu_PCXI = tcg_global_mem_new_i32(tcg_env,
+                                      offsetof(CPUTriCoreState, PCXI), "PCXI");
+    cpu_PSW = tcg_global_mem_new_i32(tcg_env,
+                                     offsetof(CPUTriCoreState, PSW), "PSW");
+    cpu_PC = tcg_global_mem_new_i32(tcg_env,
+                                    offsetof(CPUTriCoreState, PC), "PC");
+    cpu_ICR = tcg_global_mem_new_i32(tcg_env,
+                                     offsetof(CPUTriCoreState, ICR), "ICR");
 }
 
 void tricore_tcg_init(void)
@@ -8496,30 +8496,32 @@ void tricore_tcg_init(void)
 
     /* reg init */
     for (i = 0 ; i < 16 ; i++) {
-        cpu_gpr_a[i] = tcg_global_mem_new(tcg_env,
-                                          offsetof(CPUTriCoreState, gpr_a[i]),
-                                          regnames_a[i]);
+        cpu_gpr_a[i] = tcg_global_mem_new_i32(tcg_env,
+                                              offsetof(CPUTriCoreState,
+                                                       gpr_a[i]),
+                                              regnames_a[i]);
     }
     for (i = 0 ; i < 16 ; i++) {
-        cpu_gpr_d[i] = tcg_global_mem_new(tcg_env,
-                                  offsetof(CPUTriCoreState, gpr_d[i]),
-                                           regnames_d[i]);
+        cpu_gpr_d[i] = tcg_global_mem_new_i32(tcg_env,
+                                              offsetof(CPUTriCoreState,
+                                                       gpr_d[i]),
+                                              regnames_d[i]);
     }
     tricore_tcg_init_csfr();
     /* init PSW flag cache */
-    cpu_PSW_C = tcg_global_mem_new(tcg_env,
-                                   offsetof(CPUTriCoreState, PSW_USB_C),
-                                   "PSW_C");
-    cpu_PSW_V = tcg_global_mem_new(tcg_env,
-                                   offsetof(CPUTriCoreState, PSW_USB_V),
-                                   "PSW_V");
-    cpu_PSW_SV = tcg_global_mem_new(tcg_env,
-                                    offsetof(CPUTriCoreState, PSW_USB_SV),
-                                    "PSW_SV");
-    cpu_PSW_AV = tcg_global_mem_new(tcg_env,
-                                    offsetof(CPUTriCoreState, PSW_USB_AV),
-                                    "PSW_AV");
-    cpu_PSW_SAV = tcg_global_mem_new(tcg_env,
-                                     offsetof(CPUTriCoreState, PSW_USB_SAV),
-                                     "PSW_SAV");
+    cpu_PSW_C = tcg_global_mem_new_i32(tcg_env,
+                                       offsetof(CPUTriCoreState, PSW_USB_C),
+                                       "PSW_C");
+    cpu_PSW_V = tcg_global_mem_new_i32(tcg_env,
+                                       offsetof(CPUTriCoreState, PSW_USB_V),
+                                       "PSW_V");
+    cpu_PSW_SV = tcg_global_mem_new_i32(tcg_env,
+                                        offsetof(CPUTriCoreState, PSW_USB_SV),
+                                        "PSW_SV");
+    cpu_PSW_AV = tcg_global_mem_new_i32(tcg_env,
+                                        offsetof(CPUTriCoreState, PSW_USB_AV),
+                                        "PSW_AV");
+    cpu_PSW_SAV = tcg_global_mem_new_i32(tcg_env,
+                                         offsetof(CPUTriCoreState, PSW_USB_SAV),
+                                         "PSW_SAV");
 }
-- 
2.51.0



  parent reply	other threads:[~2025-10-16 12:37 UTC|newest]

Thread overview: 76+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2025-10-16 12:14 [PULL 00/75] Misc single binary patches for 2025-10-16 Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 01/75] accel/tcg: Name gen_goto_tb()'s TB slot index as @tb_slot_idx Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 02/75] target/alpha: Access CPUState::cpu_index via helper Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 03/75] target/alpha: Replace VMSTATE_UINTTL() -> VMSTATE_UINT64() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 04/75] target/hppa: Use hwaddr type for HPPATLBEntry::pa Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 05/75] target/hppa: Have hppa_form_gva*() return vaddr type Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 06/75] target/hppa: Explode MO_TExx -> MO_TE | MO_xx Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 07/75] target/hppa: Conceal MO_TE within do_load() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 08/75] target/hppa: Conceal MO_TE within do_load_32/64() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 09/75] target/hppa: Conceal MO_TE within do_store() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 10/75] target/hppa: Conceal MO_TE within do_store_32/64() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 11/75] target/hppa: Introduce mo_endian() helper Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 12/75] target/hppa: Replace MO_TE -> MO_BE Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 13/75] target/hppa: correct size bit parity for fmpyadd Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 14/75] target/loongarch: Replace VMSTATE_UINTTL() -> VMSTATE_UINT64() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 15/75] target/loongarch: Remove target_ulong use in gen_goto_tb() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 16/75] target/loongarch: Remove target_ulong use in gdb_write_register handler Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 17/75] target/loongarch: Do not use target_ulong type for LDDIR level Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 18/75] target/m68k: Remove unused @cpu_exception_index TCGv Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 19/75] target/m68k: Remove pointless @cpu_halted TCGv Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 20/75] target/microblaze: Remove target_ulong use in cpu_handle_mmu_fault() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 21/75] target/microblaze: Remove target_ulong uses in get_phys_page_attrs_debug Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 22/75] target/microblaze: Remove target_ulong use in gen_goto_tb() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 23/75] target/microblaze: Remove target_ulong use in helper_stackprot() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 24/75] target/microblaze: Have compute_ldst_addr_type[ab] return TCGv_i32 Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 25/75] target/microblaze: Have do_load/store() take a TCGv_i32 address argument Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 26/75] target/microblaze: Convert CPUMBState::res_addr field to uint32_t type Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 27/75] target/openrisc: Replace VMSTATE_UINTTL() -> VMSTATE_UINT32() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 28/75] target/openrisc: Do not use target_ulong for @mr in MTSPR helper Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 29/75] target/openrisc: Remove unused cpu_openrisc_map_address_*() handlers Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 30/75] target/openrisc: Remove target_ulong use in raise_mmu_exception() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 31/75] target/openrisc: Use vaddr type for $pc jumps Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 32/75] target/openrisc: Remove 'TARGET_LONG_BITS != 32' dead code Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 33/75] target/openrisc: Explode MO_TExx -> MO_TE | MO_xx Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 34/75] target/openrisc: Conceal MO_TE within do_load() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 35/75] target/openrisc: Conceal MO_TE within do_store() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 36/75] target/openrisc: Introduce mo_endian() helper Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 37/75] target/openrisc: Replace MO_TE -> MO_BE Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 38/75] target/openrisc: Inline tcg_gen_trunc_i64_tl() Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 39/75] target/openrisc: Replace target_ulong -> uint32_t Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 40/75] target/riscv: Use 32 bits for misa extensions Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 41/75] target/riscv: Replace HOST_BIG_ENDIAN #ifdef with if() check Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 42/75] target/rx: Replace target_ulong -> vaddr for translator API uses Philippe Mathieu-Daudé
2025-10-16 12:14 ` [PULL 43/75] target/rx: Use MemOp type in gen_ld[u]() and gen_st() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 44/75] target/rx: Propagate DisasContext to generated helpers Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 45/75] target/rx: Propagate DisasContext to push() / pop() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 46/75] target/rx: Propagate DisasContext to gen_ld[u]() and gen_st() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 47/75] target/rx: Factor mo_endian() helper out Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 48/75] target/rx: Replace MO_TE -> MO_LE Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 49/75] target/rx: Expand TCG register definitions for 32-bit target Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 50/75] target/rx: Un-inline various helpers Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 51/75] target/s390x: Replace HOST_BIG_ENDIAN #ifdef with if() check Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 52/75] target/sh4: Convert CPUSH4State::sr register to uint32_t type Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 53/75] target/sh4: Remove target_ulong use in cpu_sh4_is_cached() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 54/75] target/sh4: Use hwaddr type for hardware addresses Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 55/75] target/sh4: Remove target_ulong uses in superh_cpu_get_phys_page_debug Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 56/75] target/sh4: Use vaddr type for TLB virtual addresses Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 57/75] target/sh4: Remove target_ulong use in gen_goto_tb() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 58/75] target/sparc: Reduce inclusions of 'exec/cpu-common.h' Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 59/75] target/tricore: Remove target_ulong use in gen_goto_tb() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 60/75] target/tricore: Replace target_ulong -> vaddr with tlb_fill() callees Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 61/75] target/tricore: Remove target_ulong use in translate_insn() handler Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 62/75] target/tricore: Remove target_ulong use in gen_addi_d() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 63/75] target/tricore: Remove unnecessary cast to target_ulong Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 64/75] target/tricore: Replace target_ulong -> uint32_t in op_helper.c Philippe Mathieu-Daudé
2025-10-16 12:15 ` Philippe Mathieu-Daudé [this message]
2025-10-16 12:15 ` [PULL 66/75] target/tricore: Inline tcg_gen_ld32u_tl() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 67/75] target/tricore: Expand TCG helpers for 32-bit target Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 68/75] target/tricore: Pass DisasContext as first argument Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 69/75] target/tricore: Un-inline various helpers Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 70/75] target/tricore: Expand TCGv type for 32-bit target Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 71/75] target/xtensa: Replace legacy cpu_physical_memory_[un]map() calls Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 72/75] target/xtensa: Remove target_ulong use in xtensa_tr_translate_insn() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 73/75] target/xtensa: Remove target_ulong use in xtensa_get_tb_cpu_state() Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 74/75] linux-user/microblaze: Fix little-endianness binary Philippe Mathieu-Daudé
2025-10-16 12:15 ` [PULL 75/75] mailmap: Unify Clément Mathieu--Drif emails Philippe Mathieu-Daudé

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20251016121532.14042-66-philmd@linaro.org \
    --to=philmd@linaro.org \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).