From: "Philippe Mathieu-Daudé" <f4bug@amsat.org>
To: qemu-devel@nongnu.org
Cc: "Damien Hedde" <damien.hedde@greensocs.com>,
"Huacai Chen" <zltjiangshi@gmail.com>,
"Aleksandar Rikalo" <aleksandar.rikalo@syrmia.com>,
"Luc Michel" <luc@lmichel.fr>,
"Paul Burton" <paulburton@kernel.org>,
"Hervé Poussineau" <hpoussin@reactos.org>,
"Huacai Chen" <chenhc@lemote.com>,
"Paolo Bonzini" <pbonzini@redhat.com>,
"Alex Bennée" <alex.bennee@linaro.org>,
"Aurelien Jarno" <aurelien@aurel32.net>,
"Richard Henderson" <rth@twiddle.net>
Subject: Re: [PATCH v2 18/20] hw/mips/malta: Set CPU frequency to 320 MHz
Date: Sat, 10 Oct 2020 20:49:14 +0200 [thread overview]
Message-ID: <2b2e8f70-a0a8-7408-3d7e-1661de3d8d49@amsat.org> (raw)
In-Reply-To: <20201010172617.3079633-19-f4bug@amsat.org>
On 10/10/20 7:26 PM, Philippe Mathieu-Daudé wrote:
> The CoreLV card with ID 0x420's CPU clocked at 320 MHz. Create
> a 'cpuclk' output clock and connect it to the CPU input clock.
>
> Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
> ---
> hw/mips/malta.c | 20 +++++++++++++++++---
> 1 file changed, 17 insertions(+), 3 deletions(-)
>
> diff --git a/hw/mips/malta.c b/hw/mips/malta.c
> index 4019c9dc1a8..c1e8fceeea7 100644
> --- a/hw/mips/malta.c
> +++ b/hw/mips/malta.c
> @@ -57,6 +57,7 @@
> #include "sysemu/kvm.h"
> #include "hw/semihosting/semihost.h"
> #include "hw/mips/cps.h"
> +#include "hw/qdev-clock.h"
>
> #define ENVP_ADDR 0x80002000l
> #define ENVP_NB_ENTRIES 16
> @@ -94,6 +95,7 @@ OBJECT_DECLARE_SIMPLE_TYPE(MaltaState, MIPS_MALTA)
> struct MaltaState {
> SysBusDevice parent_obj;
>
> + Clock *cpuclk;
> MIPSCPSState cps;
> qemu_irq i8259[ISA_NUM_IRQS];
> };
> @@ -1159,7 +1161,7 @@ static void main_cpu_reset(void *opaque)
> }
> }
>
> -static void create_cpu_without_cps(MachineState *ms,
> +static void create_cpu_without_cps(MachineState *ms, MaltaState *s,
> qemu_irq *cbus_irq, qemu_irq *i8259_irq)
> {
> CPUMIPSState *env;
> @@ -1167,7 +1169,9 @@ static void create_cpu_without_cps(MachineState *ms,
> int i;
>
> for (i = 0; i < ms->smp.cpus; i++) {
> - cpu = MIPS_CPU(cpu_create(ms->cpu_type));
> + cpu = MIPS_CPU(object_new(ms->cpu_type));
> + qdev_connect_clock_in(DEVICE(cpu), "clk", s->cpuclk);
I forgot to rename this "clk-in" :(
> + qdev_realize(DEVICE(cpu), NULL, &error_abort);
>
> /* Init internal devices */
> cpu_mips_irq_init_cpu(cpu);
> @@ -1189,6 +1193,7 @@ static void create_cps(MachineState *ms, MaltaState *s,
> &error_fatal);
> object_property_set_int(OBJECT(&s->cps), "num-vp", ms->smp.cpus,
> &error_fatal);
> + qdev_connect_clock_in(DEVICE(&s->cps), "clk", s->cpuclk);
> sysbus_realize(SYS_BUS_DEVICE(&s->cps), &error_fatal);
>
> sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->cps), 0, 0, 1);
> @@ -1203,7 +1208,7 @@ static void mips_create_cpu(MachineState *ms, MaltaState *s,
> if ((ms->smp.cpus > 1) && cpu_supports_cps_smp(ms->cpu_type)) {
> create_cps(ms, s, cbus_irq, i8259_irq);
> } else {
> - create_cpu_without_cps(ms, cbus_irq, i8259_irq);
> + create_cpu_without_cps(ms, s, cbus_irq, i8259_irq);
> }
> }
>
> @@ -1421,10 +1426,19 @@ void mips_malta_init(MachineState *machine)
> pci_vga_init(pci_bus);
> }
>
> +static void mips_malta_instance_init(Object *obj)
> +{
> + MaltaState *s = MIPS_MALTA(obj);
> +
> + s->cpuclk = qdev_init_clock_out(DEVICE(obj), "cpuclk-out");
> + clock_set_hz(s->cpuclk, 320000000); /* 320 MHz */
> +}
> +
> static const TypeInfo mips_malta_device = {
> .name = TYPE_MIPS_MALTA,
> .parent = TYPE_SYS_BUS_DEVICE,
> .instance_size = sizeof(MaltaState),
> + .instance_init = mips_malta_instance_init,
> };
>
> static void mips_malta_machine_init(MachineClass *mc)
>
next prev parent reply other threads:[~2020-10-10 18:50 UTC|newest]
Thread overview: 22+ messages / expand[flat|nested] mbox.gz Atom feed top
2020-10-10 17:25 [PATCH v2 00/20] hw/mips: Set CPU frequency Philippe Mathieu-Daudé
2020-10-10 17:25 ` [PATCH v2 01/20] util/cutils: Introduce freq_to_str() to display Hertz units Philippe Mathieu-Daudé
2020-10-10 17:25 ` [PATCH v2 02/20] qdev-monitor: Display frequencies scaled to SI unit Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 03/20] hw/qdev-clock: Display error hint when clock is missing from device Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 04/20] hw/core/clock: add the clock_new helper function Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 05/20] target/mips: Move cpu_mips_get_random() with CP0 helpers Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 06/20] target/mips/cp0_timer: Explicit unit in variable name Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 07/20] target/mips/cp0_timer: Document TIMER_PERIOD origin Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 08/20] target/mips: Move cp0_count_ns to CPUMIPSState Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 09/20] target/mips/cpu: Calculate the CP0 timer period using the CPU frequency Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 10/20] target/mips/cpu: Make cp0_count_rate a property Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 11/20] target/mips/cpu: Allow the CPU to use dynamic frequencies Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 12/20] hw/mips/r4k: Explicit CPU frequency is 200 MHz Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 13/20] hw/mips/fuloong2e: Set CPU frequency to 533 MHz Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 14/20] hw/mips/mipssim: Correct CPU frequency Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 15/20] hw/mips/jazz: Correct CPU frequencies Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 16/20] hw/mips/cps: Expose input clock and connect it to CPU cores Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 17/20] hw/mips/boston: Set CPU frequency to 1 GHz Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 18/20] hw/mips/malta: Set CPU frequency to 320 MHz Philippe Mathieu-Daudé
2020-10-10 18:49 ` Philippe Mathieu-Daudé [this message]
2020-10-10 17:26 ` [PATCH v2 19/20] hw/mips/cps: Do not allow use without input clock Philippe Mathieu-Daudé
2020-10-10 17:26 ` [PATCH v2 20/20] target/mips/cpu: Display warning when CPU is used " Philippe Mathieu-Daudé
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=2b2e8f70-a0a8-7408-3d7e-1661de3d8d49@amsat.org \
--to=f4bug@amsat.org \
--cc=aleksandar.rikalo@syrmia.com \
--cc=alex.bennee@linaro.org \
--cc=aurelien@aurel32.net \
--cc=chenhc@lemote.com \
--cc=damien.hedde@greensocs.com \
--cc=hpoussin@reactos.org \
--cc=luc@lmichel.fr \
--cc=paulburton@kernel.org \
--cc=pbonzini@redhat.com \
--cc=qemu-devel@nongnu.org \
--cc=rth@twiddle.net \
--cc=zltjiangshi@gmail.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).