From: "Philippe Mathieu-Daudé" <philmd@linaro.org>
To: Jiaxun Yang <jiaxun.yang@flygoat.com>, qemu-devel@nongnu.org
Cc: balaton@eik.bme.hu, nathan@kernel.org,
"Alex Bennée" <alex.bennee@linaro.org>,
"Klaus Jensen" <its@irrelevant.dk>
Subject: Re: [PATCH] hw/mips/gt64xxx_pci: Don't endian-swap GT_PCI0_CFGADDR
Date: Thu, 23 Feb 2023 22:57:02 +0100 [thread overview]
Message-ID: <4554c629-defd-d164-c57c-ceed7eb0914a@linaro.org> (raw)
In-Reply-To: <20230223161958.48696-1-jiaxun.yang@flygoat.com>
On 23/2/23 17:19, Jiaxun Yang wrote:
> 145e2198d749 ("hw/mips/gt64xxx_pci: Endian-swap using PCI_HOST_BRIDGE
> MemoryRegionOps") converted CFGADDR/CFGDATA registers to use PCI_HOST_BRIDGE's
> accessor facility and enabled byte swap for both CFGADDR/CFGDATA register.
>
> However CFGADDR as a ISD internal register is not controled by MByteSwap
> bit, it follows endian of all other ISD register, which means it ties to
> little endian.
>
> Move mapping of CFGADDR out of gt64120_update_pci_cfgdata_mapping to disable
> endian-swapping.
>
> This should fix some recent reports about poweroff hang.
>
> Fixes: 145e2198d749 ("hw/mips/gt64xxx_pci: Endian-swap using PCI_HOST_BRIDGE MemoryRegionOps")
> Signed-off-by: Jiaxun Yang <jiaxun.yang@flygoat.com>
> ---
> hw/pci-host/gt64120.c | 18 ++++++------------
> 1 file changed, 6 insertions(+), 12 deletions(-)
>
> diff --git a/hw/pci-host/gt64120.c b/hw/pci-host/gt64120.c
> index f226d0342039..82c15edb4698 100644
> --- a/hw/pci-host/gt64120.c
> +++ b/hw/pci-host/gt64120.c
> @@ -321,9 +321,6 @@ static void gt64120_isd_mapping(GT64120State *s)
> static void gt64120_update_pci_cfgdata_mapping(GT64120State *s)
> {
> /* Indexed on MByteSwap bit, see Table 158: PCI_0 Command, Offset: 0xc00 */
> - static const MemoryRegionOps *pci_host_conf_ops[] = {
> - &pci_host_conf_be_ops, &pci_host_conf_le_ops
> - };
> static const MemoryRegionOps *pci_host_data_ops[] = {
> &pci_host_data_be_ops, &pci_host_data_le_ops
> };
> @@ -339,15 +336,6 @@ static void gt64120_update_pci_cfgdata_mapping(GT64120State *s)
> * - Table 16: 32-bit PCI Transaction Endianess
> * - Table 158: PCI_0 Command, Offset: 0xc00
> */
> - if (memory_region_is_mapped(&phb->conf_mem)) {
> - memory_region_del_subregion(&s->ISD_mem, &phb->conf_mem);
> - object_unparent(OBJECT(&phb->conf_mem));
> - }
> - memory_region_init_io(&phb->conf_mem, OBJECT(phb),
> - pci_host_conf_ops[s->regs[GT_PCI0_CMD] & 1],
> - s, "pci-conf-idx", 4);
> - memory_region_add_subregion_overlap(&s->ISD_mem, GT_PCI0_CFGADDR << 2,
> - &phb->conf_mem, 1);
>
> if (memory_region_is_mapped(&phb->data_mem)) {
> memory_region_del_subregion(&s->ISD_mem, &phb->data_mem);
> @@ -1208,6 +1196,12 @@ static void gt64120_realize(DeviceState *dev, Error **errp)
> PCI_DEVFN(18, 0), TYPE_PCI_BUS);
>
> pci_create_simple(phb->bus, PCI_DEVFN(0, 0), "gt64120_pci");
> + memory_region_init_io(&phb->conf_mem, OBJECT(phb),
> + &pci_host_conf_le_ops,
> + s, "pci-conf-idx", 4);
> + memory_region_add_subregion_overlap(&s->ISD_mem, GT_PCI0_CFGADDR << 2,
> + &phb->conf_mem, 1);
Cool! This is what I had in mind but my brain couldn't context-switch
to open the GT64120 datasheet again. Thank you very much for the fix!
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
next prev parent reply other threads:[~2023-02-23 21:57 UTC|newest]
Thread overview: 17+ messages / expand[flat|nested] mbox.gz Atom feed top
2023-02-23 16:19 [PATCH] hw/mips/gt64xxx_pci: Don't endian-swap GT_PCI0_CFGADDR Jiaxun Yang
2023-02-23 21:57 ` Philippe Mathieu-Daudé [this message]
2023-02-24 16:49 ` Nathan Chancellor
2023-02-25 19:42 ` Philippe Mathieu-Daudé
2023-03-07 23:33 ` Philippe Mathieu-Daudé
2023-03-20 16:58 ` Nathan Chancellor
2023-03-28 17:02 ` Philippe Mathieu-Daudé
2023-03-29 8:55 ` Thomas Huth
2023-03-29 16:33 ` Rob Landley
2023-03-29 16:09 ` Rob Landley
2023-03-29 16:07 ` Philippe Mathieu-Daudé
2023-03-29 16:48 ` Rob Landley
2023-03-29 17:23 ` Philippe Mathieu-Daudé
2023-03-30 13:12 ` Rob Landley
2023-03-30 13:14 ` Thomas Huth
2023-03-30 10:09 ` Thomas Huth
2023-03-30 14:27 ` Philippe Mathieu-Daudé
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=4554c629-defd-d164-c57c-ceed7eb0914a@linaro.org \
--to=philmd@linaro.org \
--cc=alex.bennee@linaro.org \
--cc=balaton@eik.bme.hu \
--cc=its@irrelevant.dk \
--cc=jiaxun.yang@flygoat.com \
--cc=nathan@kernel.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).