* [Qemu-devel] ESP: fix CFG2 register
@ 2008-04-25 8:42 Hervé Poussineau
0 siblings, 0 replies; only message in thread
From: Hervé Poussineau @ 2008-04-25 8:42 UTC (permalink / raw)
To: qemu-devel
[-- Attachment #1: Type: text/plain, Size: 199 bytes --]
Hi,
In ESP SCSI adapter, all bits of CFG2 register should be writable.
Exception is that bits 7 and 6 can only be reset by an adapter reset.
Attached patch implements this behaviour.
Hervé
[-- Attachment #2: esp_cfg2.diff --]
[-- Type: text/plain, Size: 1030 bytes --]
Index: hw/esp.c
===================================================================
--- hw/esp.c (revision 4252)
+++ hw/esp.c (working copy)
@@ -139,7 +139,11 @@
#define CFG1_RESREPT 0x40
-#define CFG2_MASK 0x15
+enum {
+ CFG2_S2FE = 0x08, /* SCSI-2 Features Enable */
+ CFG2_LSP = 0x40, /* Latch SCSI Phase */
+ CFG2_DAE = 0x80, /* Data Alignment Enable */
+};
#define TCHI_FAS100A 0x4
@@ -202,6 +206,8 @@
int32_t datalen;
int lun;
+ /* XXX: Check if SCSI-2 commands are enabled (CFG2_S2FE) */
+
DPRINTF("do_cmd: busid 0x%x\n", buf[0]);
lun = buf[0] & 7;
datalen = s->current_dev->send_command(s->current_dev, 0, &buf[1], lun);
@@ -548,7 +554,8 @@
case ESP_WCCF ... ESP_WTEST:
break;
case ESP_CFG2:
- s->rregs[saddr] = val & CFG2_MASK;
+ /* CFG2_DAE and CFG2_LSP can't be reset */
+ s->rregs[saddr] = val | (s->rregs[saddr] & (CFG2_DAE | CFG2_LSP));
break;
case ESP_CFG3 ... ESP_RES4:
s->rregs[saddr] = val;
^ permalink raw reply [flat|nested] only message in thread
only message in thread, other threads:[~2008-04-25 8:42 UTC | newest]
Thread overview: (only message) (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2008-04-25 8:42 [Qemu-devel] ESP: fix CFG2 register Hervé Poussineau
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).